xref: /XiangShan/src/main/scala/xiangshan/backend/rename/RenameTable.scala (revision 3c02ee8f82edea481fa8336c7f54ffc17fafba91)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17b034d3b9SLinJiaweipackage xiangshan.backend.rename
18b034d3b9SLinJiawei
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20b034d3b9SLinJiaweiimport chisel3._
21b034d3b9SLinJiaweiimport chisel3.util._
22*3c02ee8fSwakafaimport utility.ParallelPriorityMux
23*3c02ee8fSwakafaimport utils.XSError
24b034d3b9SLinJiaweiimport xiangshan._
25b034d3b9SLinJiawei
262225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle {
277fa2c198SYinan Xu  val hold = Input(Bool())
28b034d3b9SLinJiawei  val addr = Input(UInt(5.W))
297fa2c198SYinan Xu  val data = Output(UInt(PhyRegIdxWidth.W))
30b034d3b9SLinJiawei}
31b034d3b9SLinJiawei
322225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle {
337fa2c198SYinan Xu  val wen = Bool()
347fa2c198SYinan Xu  val addr = UInt(5.W)
357fa2c198SYinan Xu  val data = UInt(PhyRegIdxWidth.W)
36b034d3b9SLinJiawei}
37b034d3b9SLinJiawei
382225d46eSJiawei Linclass RenameTable(float: Boolean)(implicit p: Parameters) extends XSModule {
3966b2c4a4SYinan Xu  val io = IO(new Bundle {
40ccfddc82SHaojin Tang    val redirect = Input(Bool())
41b034d3b9SLinJiawei    val readPorts = Vec({if(float) 4 else 3} * RenameWidth, new RatReadPort)
427fa2c198SYinan Xu    val specWritePorts = Vec(CommitWidth, Input(new RatWritePort))
437fa2c198SYinan Xu    val archWritePorts = Vec(CommitWidth, Input(new RatWritePort))
442225d46eSJiawei Lin    val debug_rdata = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
45b034d3b9SLinJiawei  })
46b034d3b9SLinJiawei
47b034d3b9SLinJiawei  // speculative rename table
4866b2c4a4SYinan Xu  val rename_table_init = VecInit.tabulate(32)(i => (if (float) i else 0).U(PhyRegIdxWidth.W))
4966b2c4a4SYinan Xu  val spec_table = RegInit(rename_table_init)
507fa2c198SYinan Xu  val spec_table_next = WireInit(spec_table)
51b034d3b9SLinJiawei  // arch state rename table
5266b2c4a4SYinan Xu  val arch_table = RegInit(rename_table_init)
53ccfddc82SHaojin Tang  val arch_table_next = WireDefault(arch_table)
54b034d3b9SLinJiawei
557fa2c198SYinan Xu  // For better timing, we optimize reading and writing to RenameTable as follows:
567fa2c198SYinan Xu  // (1) Writing at T0 will be actually processed at T1.
577fa2c198SYinan Xu  // (2) Reading is synchronous now.
587fa2c198SYinan Xu  // (3) RAddr at T0 will be used to access the table and get data at T0.
597fa2c198SYinan Xu  // (4) WData at T0 is bypassed to RData at T1.
60ccfddc82SHaojin Tang  val t1_redirect = RegNext(io.redirect, false.B)
617fa2c198SYinan Xu  val t1_rdata = io.readPorts.map(p => RegNext(Mux(p.hold, p.data, spec_table_next(p.addr))))
627fa2c198SYinan Xu  val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold))
63ccfddc82SHaojin Tang  val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts))
64b034d3b9SLinJiawei
657fa2c198SYinan Xu  // WRITE: when instruction commits or walking
667fa2c198SYinan Xu  val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U))
677fa2c198SYinan Xu  for ((next, i) <- spec_table_next.zipWithIndex) {
687fa2c198SYinan Xu    val matchVec = t1_wSpec_addr.map(w => w(i))
697fa2c198SYinan Xu    val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse)
707fa2c198SYinan Xu    // When there's a flush, we use arch_table to update spec_table.
71ccfddc82SHaojin Tang    next := Mux(t1_redirect, arch_table(i), Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)))
727fa2c198SYinan Xu  }
737fa2c198SYinan Xu  spec_table := spec_table_next
747fa2c198SYinan Xu
757fa2c198SYinan Xu  // READ: decode-rename stage
76b034d3b9SLinJiawei  for ((r, i) <- io.readPorts.zipWithIndex) {
777fa2c198SYinan Xu    // We use two comparisons here because r.hold has bad timing but addrs have better timing.
787fa2c198SYinan Xu    val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr))
79ccfddc82SHaojin Tang    val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass)))
807fa2c198SYinan Xu    val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse)
817fa2c198SYinan Xu    r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata(i))
82b034d3b9SLinJiawei  }
83b034d3b9SLinJiawei
84b034d3b9SLinJiawei  for (w <- io.archWritePorts) {
857fa2c198SYinan Xu    when (w.wen) {
86ccfddc82SHaojin Tang      arch_table_next(w.addr) := w.data
87ce4949a0SYinan Xu    }
88b034d3b9SLinJiawei  }
89ccfddc82SHaojin Tang  arch_table := arch_table_next
90b034d3b9SLinJiawei
912225d46eSJiawei Lin  io.debug_rdata := arch_table
9244dead2fSZhangZifei}
937fa2c198SYinan Xu
947fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule {
957fa2c198SYinan Xu  val io = IO(new Bundle() {
96ccfddc82SHaojin Tang    val redirect = Input(Bool())
97ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
987fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort))
997fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
1007fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort))
1017fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
1027fa2c198SYinan Xu    // for debug printing
1037fa2c198SYinan Xu    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
1047fa2c198SYinan Xu    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
1057fa2c198SYinan Xu  })
1067fa2c198SYinan Xu
1077fa2c198SYinan Xu  val intRat = Module(new RenameTable(float = false))
1087fa2c198SYinan Xu  val fpRat = Module(new RenameTable(float = true))
1097fa2c198SYinan Xu
1107fa2c198SYinan Xu  intRat.io.debug_rdata <> io.debug_int_rat
1117fa2c198SYinan Xu  intRat.io.readPorts <> io.intReadPorts.flatten
112ccfddc82SHaojin Tang  intRat.io.redirect := io.redirect
113ccfddc82SHaojin Tang  fpRat.io.redirect := io.redirect
114c3abb8b6SYinan Xu  val intDestValid = io.robCommits.info.map(_.rfWen)
1157fa2c198SYinan Xu  for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) {
1166474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && intDestValid(i)
1177fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
1187fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
119c3abb8b6SYinan Xu    XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n")
1207fa2c198SYinan Xu  }
1217fa2c198SYinan Xu  for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) {
1226474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && intDestValid(i)
1237fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
124ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
125c3abb8b6SYinan Xu    XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n")
1267fa2c198SYinan Xu  }
1277fa2c198SYinan Xu  for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) {
1287fa2c198SYinan Xu    when (rename.wen) {
1297fa2c198SYinan Xu      spec.wen  := true.B
1307fa2c198SYinan Xu      spec.addr := rename.addr
1317fa2c198SYinan Xu      spec.data := rename.data
1327fa2c198SYinan Xu    }
1337fa2c198SYinan Xu  }
1347fa2c198SYinan Xu
1357fa2c198SYinan Xu  // debug read ports for difftest
1367fa2c198SYinan Xu  fpRat.io.debug_rdata <> io.debug_fp_rat
1377fa2c198SYinan Xu  fpRat.io.readPorts <> io.fpReadPorts.flatten
1387fa2c198SYinan Xu  for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) {
1396474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).fpWen
1407fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
1417fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
1427fa2c198SYinan Xu  }
1437fa2c198SYinan Xu  for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) {
1446474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).fpWen
1457fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
146ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
1477fa2c198SYinan Xu  }
1487fa2c198SYinan Xu  for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) {
1497fa2c198SYinan Xu    when (rename.wen) {
1507fa2c198SYinan Xu      spec.wen  := true.B
1517fa2c198SYinan Xu      spec.addr := rename.addr
1527fa2c198SYinan Xu      spec.data := rename.data
1537fa2c198SYinan Xu    }
1547fa2c198SYinan Xu  }
1557fa2c198SYinan Xu
1567fa2c198SYinan Xu}
157