1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17b034d3b9SLinJiaweipackage xiangshan.backend.rename 18b034d3b9SLinJiawei 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20b034d3b9SLinJiaweiimport chisel3._ 21b034d3b9SLinJiaweiimport chisel3.util._ 22fa7f2c26STang Haojinimport utility.HasCircularQueuePtrHelper 233c02ee8fSwakafaimport utility.ParallelPriorityMux 245f8b6c9eSsinceforYyimport utility.GatedValidRegNext 253c02ee8fSwakafaimport utils.XSError 26b034d3b9SLinJiaweiimport xiangshan._ 27b034d3b9SLinJiawei 28a7a8a6ccSHaojin Tangabstract class RegType 29a7a8a6ccSHaojin Tangcase object Reg_I extends RegType 30a7a8a6ccSHaojin Tangcase object Reg_F extends RegType 31a7a8a6ccSHaojin Tangcase object Reg_V extends RegType 32*368cbcecSxiaofeibaocase object Reg_V0 extends RegType 33*368cbcecSxiaofeibaocase object Reg_Vl extends RegType 34a7a8a6ccSHaojin Tang 352225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle { 367fa2c198SYinan Xu val hold = Input(Bool()) 37a7a8a6ccSHaojin Tang val addr = Input(UInt(6.W)) 387fa2c198SYinan Xu val data = Output(UInt(PhyRegIdxWidth.W)) 39b034d3b9SLinJiawei} 40b034d3b9SLinJiawei 412225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle { 427fa2c198SYinan Xu val wen = Bool() 43a7a8a6ccSHaojin Tang val addr = UInt(6.W) 447fa2c198SYinan Xu val data = UInt(PhyRegIdxWidth.W) 45b034d3b9SLinJiawei} 46b034d3b9SLinJiawei 47c61abc0cSXuan Huclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 48d6f9198fSXuan Hu 49d6f9198fSXuan Hu // params alias 50d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 515718c384SHaojin Tang private val numVecRatPorts = numVecRegSrc 52d6f9198fSXuan Hu 53a7a8a6ccSHaojin Tang val readPortsNum = reg_t match { 545718c384SHaojin Tang case Reg_I => 2 555718c384SHaojin Tang case Reg_F => 3 56d6f9198fSXuan Hu case Reg_V => numVecRatPorts // +1 ldest 57*368cbcecSxiaofeibao case Reg_V0 => 1 58*368cbcecSxiaofeibao case Reg_Vl => 1 59*368cbcecSxiaofeibao } 60*368cbcecSxiaofeibao val rdataNums = reg_t match { 61*368cbcecSxiaofeibao case Reg_I => 32 62*368cbcecSxiaofeibao case Reg_F => 32 63*368cbcecSxiaofeibao case Reg_V => 31 // no v0 64*368cbcecSxiaofeibao case Reg_V0 => 1 // v0 65*368cbcecSxiaofeibao case Reg_Vl => 1 // vl 66a7a8a6ccSHaojin Tang } 6766b2c4a4SYinan Xu val io = IO(new Bundle { 68ccfddc82SHaojin Tang val redirect = Input(Bool()) 69a7a8a6ccSHaojin Tang val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort) 70780712aaSxiaofeibao-xjtu val specWritePorts = Vec(RabCommitWidth, Input(new RatWritePort)) 71780712aaSxiaofeibao-xjtu val archWritePorts = Vec(RabCommitWidth, Input(new RatWritePort)) 72780712aaSxiaofeibao-xjtu val old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 73780712aaSxiaofeibao-xjtu val need_free = Vec(RabCommitWidth, Output(Bool())) 74fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 75780712aaSxiaofeibao-xjtu val diffWritePorts = if (backendParams.debugEn) Some(Vec(RabCommitWidth * MaxUopSize, Input(new RatWritePort))) else None 76*368cbcecSxiaofeibao val debug_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None 77*368cbcecSxiaofeibao val diff_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None 78*368cbcecSxiaofeibao val debug_v0 = if (backendParams.debugEn) reg_t match { 79*368cbcecSxiaofeibao case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W))) 80a8db15d8Sfdy case _ => None 81b7d9e8d5Sxiaofeibao-xjtu } else None 82*368cbcecSxiaofeibao val diff_v0 = if (backendParams.debugEn) reg_t match { 83*368cbcecSxiaofeibao case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W))) 84*368cbcecSxiaofeibao case _ => None 85*368cbcecSxiaofeibao } else None 86*368cbcecSxiaofeibao val debug_vl = if (backendParams.debugEn) reg_t match { 87*368cbcecSxiaofeibao case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W))) 88*368cbcecSxiaofeibao case _ => None 89*368cbcecSxiaofeibao } else None 90*368cbcecSxiaofeibao val diff_vl = if (backendParams.debugEn) reg_t match { 91*368cbcecSxiaofeibao case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W))) 92a7a8a6ccSHaojin Tang case _ => None 93b7d9e8d5Sxiaofeibao-xjtu } else None 94b034d3b9SLinJiawei }) 95b034d3b9SLinJiawei 96b034d3b9SLinJiawei // speculative rename table 97a7a8a6ccSHaojin Tang val rename_table_init = reg_t match { 98d91483a6Sfdy case Reg_I => VecInit.fill (IntLogicRegs)(0.U(PhyRegIdxWidth.W)) 99d91483a6Sfdy case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W)) 1004eebf274Ssinsanction case Reg_V => VecInit.tabulate(VecLogicRegs)(_.U(PhyRegIdxWidth.W)) 101*368cbcecSxiaofeibao// case Reg_V0 => VecInit.tabulate(V0LogicRegs)(_.U(PhyRegIdxWidth.W)) 102*368cbcecSxiaofeibao// case Reg_Vl => VecInit.tabulate(VlLogicRegs)(_.U(PhyRegIdxWidth.W)) 103*368cbcecSxiaofeibao case Reg_V0 => VecInit.tabulate(2)(_.U(PhyRegIdxWidth.W)) 104*368cbcecSxiaofeibao case Reg_Vl => VecInit.tabulate(1)(_.U(PhyRegIdxWidth.W)) 105a7a8a6ccSHaojin Tang } 10666b2c4a4SYinan Xu val spec_table = RegInit(rename_table_init) 1077fa2c198SYinan Xu val spec_table_next = WireInit(spec_table) 108b034d3b9SLinJiawei // arch state rename table 10966b2c4a4SYinan Xu val arch_table = RegInit(rename_table_init) 110ccfddc82SHaojin Tang val arch_table_next = WireDefault(arch_table) 111dcf3a679STang Haojin // old_pdest 112780712aaSxiaofeibao-xjtu val old_pdest = RegInit(VecInit.fill(RabCommitWidth)(0.U(PhyRegIdxWidth.W))) 113780712aaSxiaofeibao-xjtu val need_free = RegInit(VecInit.fill(RabCommitWidth)(false.B)) 114b034d3b9SLinJiawei 1157fa2c198SYinan Xu // For better timing, we optimize reading and writing to RenameTable as follows: 1167fa2c198SYinan Xu // (1) Writing at T0 will be actually processed at T1. 1177fa2c198SYinan Xu // (2) Reading is synchronous now. 1187fa2c198SYinan Xu // (3) RAddr at T0 will be used to access the table and get data at T0. 1197fa2c198SYinan Xu // (4) WData at T0 is bypassed to RData at T1. 1205f8b6c9eSsinceforYy val t1_redirect = GatedValidRegNext(io.redirect, false.B) 1217fa2c198SYinan Xu val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold)) 12263a2eab5SzhanglyGit val t1_rdata_use_t1_raddr = VecInit(t1_raddr.map(spec_table(_))) 123ccfddc82SHaojin Tang val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts)) 124b034d3b9SLinJiawei 125fa7f2c26STang Haojin val t1_snpt = RegNext(io.snpt, 0.U.asTypeOf(io.snpt)) 126fa7f2c26STang Haojin 127c4b56310SHaojin Tang val snapshots = SnapshotGenerator(spec_table, t1_snpt.snptEnq, t1_snpt.snptDeq, t1_redirect, t1_snpt.flushVec) 128fa7f2c26STang Haojin 1297fa2c198SYinan Xu // WRITE: when instruction commits or walking 1307fa2c198SYinan Xu val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U)) 1317fa2c198SYinan Xu for ((next, i) <- spec_table_next.zipWithIndex) { 1327fa2c198SYinan Xu val matchVec = t1_wSpec_addr.map(w => w(i)) 1337fa2c198SYinan Xu val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse) 1347fa2c198SYinan Xu // When there's a flush, we use arch_table to update spec_table. 135fa7f2c26STang Haojin next := Mux( 136fa7f2c26STang Haojin t1_redirect, 137fa7f2c26STang Haojin Mux(t1_snpt.useSnpt, snapshots(t1_snpt.snptSelect)(i), arch_table(i)), 138fa7f2c26STang Haojin Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)) 139fa7f2c26STang Haojin ) 1407fa2c198SYinan Xu } 1417fa2c198SYinan Xu spec_table := spec_table_next 1427fa2c198SYinan Xu 1437fa2c198SYinan Xu // READ: decode-rename stage 144b034d3b9SLinJiawei for ((r, i) <- io.readPorts.zipWithIndex) { 14563a2eab5SzhanglyGit val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr)) 14663a2eab5SzhanglyGit val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass))) 14763a2eab5SzhanglyGit val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse) 14863a2eab5SzhanglyGit r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata_use_t1_raddr(i)) 149b034d3b9SLinJiawei } 150b034d3b9SLinJiawei 151dcf3a679STang Haojin for ((w, i) <- io.archWritePorts.zipWithIndex) { 1527fa2c198SYinan Xu when (w.wen) { 153ccfddc82SHaojin Tang arch_table_next(w.addr) := w.data 154ce4949a0SYinan Xu } 155dcf3a679STang Haojin val arch_mask = VecInit.fill(PhyRegIdxWidth)(w.wen).asUInt 156dcf3a679STang Haojin old_pdest(i) := 157dcf3a679STang Haojin MuxCase(arch_table(w.addr) & arch_mask, 158dcf3a679STang Haojin io.archWritePorts.take(i).reverse.map(x => (x.wen && x.addr === w.addr, x.data & arch_mask))) 159b034d3b9SLinJiawei } 160ccfddc82SHaojin Tang arch_table := arch_table_next 161b034d3b9SLinJiawei 162dcf3a679STang Haojin for (((old, free), i) <- (old_pdest zip need_free).zipWithIndex) { 163dcf3a679STang Haojin val hasDuplicate = old_pdest.take(i).map(_ === old) 164dcf3a679STang Haojin val blockedByDup = if (i == 0) false.B else VecInit(hasDuplicate).asUInt.orR 165dcf3a679STang Haojin free := VecInit(arch_table.map(_ =/= old)).asUInt.andR && !blockedByDup 166dcf3a679STang Haojin } 167dcf3a679STang Haojin 168dcf3a679STang Haojin io.old_pdest := old_pdest 169dcf3a679STang Haojin io.need_free := need_free 170*368cbcecSxiaofeibao io.debug_rdata.foreach(_ := arch_table.take(rdataNums)) 171*368cbcecSxiaofeibao io.debug_v0.foreach(_ := arch_table(0)) 172*368cbcecSxiaofeibao io.debug_vl.foreach(_ := arch_table(0)) 1733691c4dfSfdy if (env.EnableDifftest || env.AlwaysBasicDiff) { 1743691c4dfSfdy val difftest_table = RegInit(rename_table_init) 1753691c4dfSfdy val difftest_table_next = WireDefault(difftest_table) 1763691c4dfSfdy 177cda1c534Sxiaofeibao-xjtu for (w <- io.diffWritePorts.get) { 178a8db15d8Sfdy when(w.wen) { 179a8db15d8Sfdy difftest_table_next(w.addr) := w.data 180a8db15d8Sfdy } 181a8db15d8Sfdy } 182a8db15d8Sfdy difftest_table := difftest_table_next 183a8db15d8Sfdy 184*368cbcecSxiaofeibao io.diff_rdata.foreach(_ := difftest_table.take(rdataNums)) 185*368cbcecSxiaofeibao io.diff_v0.foreach(_ := difftest_table(0)) 186*368cbcecSxiaofeibao io.diff_vl.foreach(_ := difftest_table(0)) 18744dead2fSZhangZifei } 1883691c4dfSfdy else { 189b7d9e8d5Sxiaofeibao-xjtu io.diff_rdata.foreach(_ := 0.U.asTypeOf(io.debug_rdata.get)) 190*368cbcecSxiaofeibao io.diff_v0.foreach(_ := 0.U) 191*368cbcecSxiaofeibao io.diff_vl.foreach(_ := 0.U) 1923691c4dfSfdy } 1933691c4dfSfdy} 1947fa2c198SYinan Xu 1957fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule { 196d6f9198fSXuan Hu 197d6f9198fSXuan Hu // params alias 198d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 1995718c384SHaojin Tang private val numVecRatPorts = numVecRegSrc 200d6f9198fSXuan Hu 2017fa2c198SYinan Xu val io = IO(new Bundle() { 202ccfddc82SHaojin Tang val redirect = Input(Bool()) 2036b102a39SHaojin Tang val rabCommits = Input(new RabCommitIO) 204cda1c534Sxiaofeibao-xjtu val diffCommits = if (backendParams.debugEn) Some(Input(new DiffCommitIO)) else None 2055718c384SHaojin Tang val intReadPorts = Vec(RenameWidth, Vec(2, new RatReadPort)) 2067fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 2075718c384SHaojin Tang val fpReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort)) 2087fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 209d6f9198fSXuan Hu val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, new RatReadPort)) 210deb6421eSHaojin Tang val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 211*368cbcecSxiaofeibao val v0ReadPorts = Vec(RenameWidth, new RatReadPort) 212*368cbcecSxiaofeibao val v0RenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 213*368cbcecSxiaofeibao val vlReadPorts = Vec(RenameWidth, new RatReadPort) 214*368cbcecSxiaofeibao val vlRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 215c61abc0cSXuan Hu 216780712aaSxiaofeibao-xjtu val int_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 217780712aaSxiaofeibao-xjtu val fp_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 218780712aaSxiaofeibao-xjtu val vec_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 219*368cbcecSxiaofeibao val v0_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 220*368cbcecSxiaofeibao val vl_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 221780712aaSxiaofeibao-xjtu val int_need_free = Vec(RabCommitWidth, Output(Bool())) 222fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 223c61abc0cSXuan Hu 2247fa2c198SYinan Xu // for debug printing 225b7d9e8d5Sxiaofeibao-xjtu val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 226b7d9e8d5Sxiaofeibao-xjtu val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 227*368cbcecSxiaofeibao val debug_vec_rat = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 228*368cbcecSxiaofeibao val debug_v0_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 229*368cbcecSxiaofeibao val debug_vl_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 230a8db15d8Sfdy 231b7d9e8d5Sxiaofeibao-xjtu val diff_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 232b7d9e8d5Sxiaofeibao-xjtu val diff_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 233*368cbcecSxiaofeibao val diff_vec_rat = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 234*368cbcecSxiaofeibao val diff_v0_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 235*368cbcecSxiaofeibao val diff_vl_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 2367fa2c198SYinan Xu }) 2377fa2c198SYinan Xu 238a7a8a6ccSHaojin Tang val intRat = Module(new RenameTable(Reg_I)) 239a7a8a6ccSHaojin Tang val fpRat = Module(new RenameTable(Reg_F)) 240a7a8a6ccSHaojin Tang val vecRat = Module(new RenameTable(Reg_V)) 241*368cbcecSxiaofeibao val v0Rat = Module(new RenameTable(Reg_V0)) 242*368cbcecSxiaofeibao val vlRat = Module(new RenameTable(Reg_Vl)) 2437fa2c198SYinan Xu 244b7d9e8d5Sxiaofeibao-xjtu io.debug_int_rat .foreach(_ := intRat.io.debug_rdata.get) 245b7d9e8d5Sxiaofeibao-xjtu io.diff_int_rat .foreach(_ := intRat.io.diff_rdata.get) 2467fa2c198SYinan Xu intRat.io.readPorts <> io.intReadPorts.flatten 247ccfddc82SHaojin Tang intRat.io.redirect := io.redirect 248fa7f2c26STang Haojin intRat.io.snpt := io.snpt 249dcf3a679STang Haojin io.int_old_pdest := intRat.io.old_pdest 250dcf3a679STang Haojin io.int_need_free := intRat.io.need_free 2516b102a39SHaojin Tang val intDestValid = io.rabCommits.info.map(_.rfWen) 2527fa2c198SYinan Xu for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) { 2536b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && intDestValid(i) 2546b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 2556b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 256c3abb8b6SYinan Xu XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n") 2577fa2c198SYinan Xu } 2587fa2c198SYinan Xu for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) { 2596b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && intDestValid(i) 2606b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 2616b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 262c3abb8b6SYinan Xu XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n") 2637fa2c198SYinan Xu } 2647fa2c198SYinan Xu for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) { 2657fa2c198SYinan Xu when (rename.wen) { 2667fa2c198SYinan Xu spec.wen := true.B 2677fa2c198SYinan Xu spec.addr := rename.addr 2687fa2c198SYinan Xu spec.data := rename.data 2697fa2c198SYinan Xu } 2707fa2c198SYinan Xu } 271cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 272cda1c534Sxiaofeibao-xjtu for ((diff, i) <- intRat.io.diffWritePorts.get.zipWithIndex) { 273cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).rfWen 274cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 275cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 276cda1c534Sxiaofeibao-xjtu } 277a8db15d8Sfdy } 2787fa2c198SYinan Xu 2797fa2c198SYinan Xu // debug read ports for difftest 280b7d9e8d5Sxiaofeibao-xjtu io.debug_fp_rat.foreach(_ := fpRat.io.debug_rdata.get) 281b7d9e8d5Sxiaofeibao-xjtu io.diff_fp_rat .foreach(_ := fpRat.io.diff_rdata.get) 2827fa2c198SYinan Xu fpRat.io.readPorts <> io.fpReadPorts.flatten 283deb6421eSHaojin Tang fpRat.io.redirect := io.redirect 284c61abc0cSXuan Hu fpRat.io.snpt := io.snpt 285c61abc0cSXuan Hu io.fp_old_pdest := fpRat.io.old_pdest 286c61abc0cSXuan Hu 2877fa2c198SYinan Xu for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) { 2886b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).fpWen 2896b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 2906b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 2917fa2c198SYinan Xu } 2927fa2c198SYinan Xu for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) { 2936b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).fpWen 2946b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 2956b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 2967fa2c198SYinan Xu } 2977fa2c198SYinan Xu for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) { 2987fa2c198SYinan Xu when (rename.wen) { 2997fa2c198SYinan Xu spec.wen := true.B 3007fa2c198SYinan Xu spec.addr := rename.addr 3017fa2c198SYinan Xu spec.data := rename.data 3027fa2c198SYinan Xu } 3037fa2c198SYinan Xu } 304cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 305cda1c534Sxiaofeibao-xjtu for ((diff, i) <- fpRat.io.diffWritePorts.get.zipWithIndex) { 306cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).fpWen 307cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 308cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 309a8db15d8Sfdy } 310cda1c534Sxiaofeibao-xjtu } 311*368cbcecSxiaofeibao 312deb6421eSHaojin Tang // debug read ports for difftest 313b7d9e8d5Sxiaofeibao-xjtu io.debug_vec_rat .foreach(_ := vecRat.io.debug_rdata.get) 314b7d9e8d5Sxiaofeibao-xjtu io.diff_vec_rat .foreach(_ := vecRat.io.diff_rdata.get) 315deb6421eSHaojin Tang vecRat.io.readPorts <> io.vecReadPorts.flatten 316deb6421eSHaojin Tang vecRat.io.redirect := io.redirect 317870f462dSXuan Hu vecRat.io.snpt := io.snpt 3183cf50307SZiyue Zhang io.vec_old_pdest := vecRat.io.old_pdest 319870f462dSXuan Hu 32040a70bd6SZhangZifei //TODO: RM the donTouch 3218d081717Sszw_kaixin if(backendParams.debugEn) { 32240a70bd6SZhangZifei dontTouch(vecRat.io) 3238d081717Sszw_kaixin } 324deb6421eSHaojin Tang for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) { 3256b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vecWen 3266b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 3276b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 328deb6421eSHaojin Tang } 329deb6421eSHaojin Tang for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) { 3306b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vecWen 3316b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 3326b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 333deb6421eSHaojin Tang } 334deb6421eSHaojin Tang for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) { 335deb6421eSHaojin Tang when (rename.wen) { 336deb6421eSHaojin Tang spec.wen := true.B 337deb6421eSHaojin Tang spec.addr := rename.addr 338deb6421eSHaojin Tang spec.data := rename.data 339deb6421eSHaojin Tang } 340deb6421eSHaojin Tang } 341cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 342cda1c534Sxiaofeibao-xjtu for ((diff, i) <- vecRat.io.diffWritePorts.get.zipWithIndex) { 343cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vecWen 344cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 345cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 346a8db15d8Sfdy } 347cda1c534Sxiaofeibao-xjtu } 348*368cbcecSxiaofeibao 349*368cbcecSxiaofeibao // debug read ports for difftest 350*368cbcecSxiaofeibao io.debug_v0_rat.foreach(_ := v0Rat.io.debug_rdata.get) 351*368cbcecSxiaofeibao io.diff_v0_rat.foreach(_ := v0Rat.io.diff_rdata.get) 352*368cbcecSxiaofeibao v0Rat.io.readPorts <> io.v0ReadPorts 353*368cbcecSxiaofeibao v0Rat.io.redirect := io.redirect 354*368cbcecSxiaofeibao v0Rat.io.snpt := io.snpt 355*368cbcecSxiaofeibao io.v0_old_pdest := v0Rat.io.old_pdest 356*368cbcecSxiaofeibao 357*368cbcecSxiaofeibao if (backendParams.debugEn) { 358*368cbcecSxiaofeibao dontTouch(v0Rat.io) 359*368cbcecSxiaofeibao } 360*368cbcecSxiaofeibao for ((arch, i) <- v0Rat.io.archWritePorts.zipWithIndex) { 361*368cbcecSxiaofeibao arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).v0Wen 362*368cbcecSxiaofeibao arch.addr := io.rabCommits.info(i).ldest 363*368cbcecSxiaofeibao arch.data := io.rabCommits.info(i).pdest 364*368cbcecSxiaofeibao } 365*368cbcecSxiaofeibao for ((spec, i) <- v0Rat.io.specWritePorts.zipWithIndex) { 366*368cbcecSxiaofeibao spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).v0Wen 367*368cbcecSxiaofeibao spec.addr := io.rabCommits.info(i).ldest 368*368cbcecSxiaofeibao spec.data := io.rabCommits.info(i).pdest 369*368cbcecSxiaofeibao } 370*368cbcecSxiaofeibao for ((spec, rename) <- v0Rat.io.specWritePorts.zip(io.v0RenamePorts)) { 371*368cbcecSxiaofeibao when(rename.wen) { 372*368cbcecSxiaofeibao spec.wen := true.B 373*368cbcecSxiaofeibao spec.addr := rename.addr 374*368cbcecSxiaofeibao spec.data := rename.data 375*368cbcecSxiaofeibao } 376*368cbcecSxiaofeibao } 377*368cbcecSxiaofeibao if (backendParams.debugEn) { 378*368cbcecSxiaofeibao for ((diff, i) <- v0Rat.io.diffWritePorts.get.zipWithIndex) { 379*368cbcecSxiaofeibao diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).v0Wen 380*368cbcecSxiaofeibao diff.addr := io.diffCommits.get.info(i).ldest 381*368cbcecSxiaofeibao diff.data := io.diffCommits.get.info(i).pdest 382*368cbcecSxiaofeibao } 383*368cbcecSxiaofeibao } 384*368cbcecSxiaofeibao 385*368cbcecSxiaofeibao // debug read ports for difftest 386*368cbcecSxiaofeibao io.debug_vl_rat.foreach(_ := vlRat.io.debug_rdata.get) 387*368cbcecSxiaofeibao io.diff_vl_rat.foreach(_ := vlRat.io.diff_rdata.get) 388*368cbcecSxiaofeibao vlRat.io.readPorts <> io.vlReadPorts 389*368cbcecSxiaofeibao vlRat.io.redirect := io.redirect 390*368cbcecSxiaofeibao vlRat.io.snpt := io.snpt 391*368cbcecSxiaofeibao io.vl_old_pdest := vlRat.io.old_pdest 392*368cbcecSxiaofeibao 393*368cbcecSxiaofeibao if (backendParams.debugEn) { 394*368cbcecSxiaofeibao dontTouch(vlRat.io) 395*368cbcecSxiaofeibao } 396*368cbcecSxiaofeibao for ((arch, i) <- vlRat.io.archWritePorts.zipWithIndex) { 397*368cbcecSxiaofeibao arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vlWen 398*368cbcecSxiaofeibao arch.addr := io.rabCommits.info(i).ldest 399*368cbcecSxiaofeibao arch.data := io.rabCommits.info(i).pdest 400*368cbcecSxiaofeibao } 401*368cbcecSxiaofeibao for ((spec, i) <- vlRat.io.specWritePorts.zipWithIndex) { 402*368cbcecSxiaofeibao spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vlWen 403*368cbcecSxiaofeibao spec.addr := io.rabCommits.info(i).ldest 404*368cbcecSxiaofeibao spec.data := io.rabCommits.info(i).pdest 405*368cbcecSxiaofeibao } 406*368cbcecSxiaofeibao for ((spec, rename) <- vlRat.io.specWritePorts.zip(io.vlRenamePorts)) { 407*368cbcecSxiaofeibao when(rename.wen) { 408*368cbcecSxiaofeibao spec.wen := true.B 409*368cbcecSxiaofeibao spec.addr := rename.addr 410*368cbcecSxiaofeibao spec.data := rename.data 411*368cbcecSxiaofeibao } 412*368cbcecSxiaofeibao } 413*368cbcecSxiaofeibao if (backendParams.debugEn) { 414*368cbcecSxiaofeibao for ((diff, i) <- vlRat.io.diffWritePorts.get.zipWithIndex) { 415*368cbcecSxiaofeibao diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vlWen 416*368cbcecSxiaofeibao diff.addr := io.diffCommits.get.info(i).ldest 417*368cbcecSxiaofeibao diff.data := io.diffCommits.get.info(i).pdest 418*368cbcecSxiaofeibao } 419*368cbcecSxiaofeibao } 4207fa2c198SYinan Xu} 421