xref: /XiangShan/src/main/scala/xiangshan/backend/rename/RenameTable.scala (revision 189ec863d0ea52ae5d9ff3b0a94e5b5347c68190)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17b034d3b9SLinJiaweipackage xiangshan.backend.rename
18b034d3b9SLinJiawei
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20b034d3b9SLinJiaweiimport chisel3._
21b034d3b9SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility.ParallelPriorityMux
233c02ee8fSwakafaimport utils.XSError
24b034d3b9SLinJiaweiimport xiangshan._
25b034d3b9SLinJiawei
26a7a8a6ccSHaojin Tangabstract class RegType
27a7a8a6ccSHaojin Tangcase object Reg_I extends RegType
28a7a8a6ccSHaojin Tangcase object Reg_F extends RegType
29a7a8a6ccSHaojin Tangcase object Reg_V extends RegType
30a7a8a6ccSHaojin Tang
312225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle {
327fa2c198SYinan Xu  val hold = Input(Bool())
33a7a8a6ccSHaojin Tang  val addr = Input(UInt(6.W))
347fa2c198SYinan Xu  val data = Output(UInt(PhyRegIdxWidth.W))
35b034d3b9SLinJiawei}
36b034d3b9SLinJiawei
372225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle {
387fa2c198SYinan Xu  val wen = Bool()
39a7a8a6ccSHaojin Tang  val addr = UInt(6.W)
407fa2c198SYinan Xu  val data = UInt(PhyRegIdxWidth.W)
41b034d3b9SLinJiawei}
42b034d3b9SLinJiawei
43a7a8a6ccSHaojin Tangclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule {
44d6f9198fSXuan Hu
45d6f9198fSXuan Hu  // params alias
46d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
47d6f9198fSXuan Hu  private val numVecRatPorts = numVecRegSrc + 1 // +1 dst
48d6f9198fSXuan Hu
49a7a8a6ccSHaojin Tang  val readPortsNum = reg_t match {
50a7a8a6ccSHaojin Tang    case Reg_I => 3
51a7a8a6ccSHaojin Tang    case Reg_F => 4
52d6f9198fSXuan Hu    case Reg_V => numVecRatPorts // +1 ldest
53a7a8a6ccSHaojin Tang  }
5466b2c4a4SYinan Xu  val io = IO(new Bundle {
55ccfddc82SHaojin Tang    val redirect = Input(Bool())
56a7a8a6ccSHaojin Tang    val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort)
577fa2c198SYinan Xu    val specWritePorts = Vec(CommitWidth, Input(new RatWritePort))
587fa2c198SYinan Xu    val archWritePorts = Vec(CommitWidth, Input(new RatWritePort))
59a8db15d8Sfdy    val diffWritePorts = Vec(CommitWidth * MaxUopSize, Input(new RatWritePort))
602225d46eSJiawei Lin    val debug_rdata = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
61a7a8a6ccSHaojin Tang    val debug_vconfig = reg_t match { // vconfig is implemented as int reg[32]
62a8db15d8Sfdy      case Reg_V => Some(Output(UInt(PhyRegIdxWidth.W)))
63a8db15d8Sfdy      case _     => None
64a8db15d8Sfdy    }
65a8db15d8Sfdy    val diff_rdata = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
66a8db15d8Sfdy    val diff_vconfig = reg_t match {
67a8db15d8Sfdy      case Reg_V => Some(Output(UInt(PhyRegIdxWidth.W)))
68a7a8a6ccSHaojin Tang      case _ => None
69a7a8a6ccSHaojin Tang    }
70b034d3b9SLinJiawei  })
71b034d3b9SLinJiawei
72b034d3b9SLinJiawei  // speculative rename table
73a7a8a6ccSHaojin Tang  // fp and vec share the same free list, so the first init value of vecRAT is 32
74a7a8a6ccSHaojin Tang  val rename_table_init = reg_t match {
75d91483a6Sfdy    case Reg_I => VecInit.fill    (IntLogicRegs)(0.U(PhyRegIdxWidth.W))
76d91483a6Sfdy    case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W))
77d91483a6Sfdy    case Reg_V => VecInit.tabulate(VecLogicRegs)(x => (x + FpLogicRegs).U(PhyRegIdxWidth.W))
78a7a8a6ccSHaojin Tang  }
7966b2c4a4SYinan Xu  val spec_table = RegInit(rename_table_init)
807fa2c198SYinan Xu  val spec_table_next = WireInit(spec_table)
81b034d3b9SLinJiawei  // arch state rename table
8266b2c4a4SYinan Xu  val arch_table = RegInit(rename_table_init)
83ccfddc82SHaojin Tang  val arch_table_next = WireDefault(arch_table)
84b034d3b9SLinJiawei
85a8db15d8Sfdy  val difftest_table = RegInit(rename_table_init)
86a8db15d8Sfdy  val difftest_table_next = WireDefault(difftest_table)
87a8db15d8Sfdy
887fa2c198SYinan Xu  // For better timing, we optimize reading and writing to RenameTable as follows:
897fa2c198SYinan Xu  // (1) Writing at T0 will be actually processed at T1.
907fa2c198SYinan Xu  // (2) Reading is synchronous now.
917fa2c198SYinan Xu  // (3) RAddr at T0 will be used to access the table and get data at T0.
927fa2c198SYinan Xu  // (4) WData at T0 is bypassed to RData at T1.
93ccfddc82SHaojin Tang  val t1_redirect = RegNext(io.redirect, false.B)
947fa2c198SYinan Xu  val t1_rdata = io.readPorts.map(p => RegNext(Mux(p.hold, p.data, spec_table_next(p.addr))))
957fa2c198SYinan Xu  val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold))
96ccfddc82SHaojin Tang  val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts))
97b034d3b9SLinJiawei
987fa2c198SYinan Xu  // WRITE: when instruction commits or walking
997fa2c198SYinan Xu  val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U))
1007fa2c198SYinan Xu  for ((next, i) <- spec_table_next.zipWithIndex) {
1017fa2c198SYinan Xu    val matchVec = t1_wSpec_addr.map(w => w(i))
1027fa2c198SYinan Xu    val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse)
1037fa2c198SYinan Xu    // When there's a flush, we use arch_table to update spec_table.
104ccfddc82SHaojin Tang    next := Mux(t1_redirect, arch_table(i), Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)))
1057fa2c198SYinan Xu  }
1067fa2c198SYinan Xu  spec_table := spec_table_next
1077fa2c198SYinan Xu
1087fa2c198SYinan Xu  // READ: decode-rename stage
109b034d3b9SLinJiawei  for ((r, i) <- io.readPorts.zipWithIndex) {
1107fa2c198SYinan Xu    // We use two comparisons here because r.hold has bad timing but addrs have better timing.
1117fa2c198SYinan Xu    val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr))
112ccfddc82SHaojin Tang    val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass)))
1137fa2c198SYinan Xu    val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse)
1147fa2c198SYinan Xu    r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata(i))
115b034d3b9SLinJiawei  }
116b034d3b9SLinJiawei
117b034d3b9SLinJiawei  for (w <- io.archWritePorts) {
1187fa2c198SYinan Xu    when (w.wen) {
119ccfddc82SHaojin Tang      arch_table_next(w.addr) := w.data
120ce4949a0SYinan Xu    }
121b034d3b9SLinJiawei  }
122ccfddc82SHaojin Tang  arch_table := arch_table_next
123b034d3b9SLinJiawei
124a8db15d8Sfdy  for (w <- io.diffWritePorts) {
125a8db15d8Sfdy    when(w.wen) {
126a8db15d8Sfdy      difftest_table_next(w.addr) := w.data
127a8db15d8Sfdy    }
128a8db15d8Sfdy  }
129a8db15d8Sfdy  difftest_table := difftest_table_next
130a8db15d8Sfdy
131a7a8a6ccSHaojin Tang  io.debug_rdata := arch_table.take(32)
132a7a8a6ccSHaojin Tang  io.debug_vconfig match {
133a7a8a6ccSHaojin Tang    case None => Unit
134a7a8a6ccSHaojin Tang    case x    => x.get := arch_table.last
135a7a8a6ccSHaojin Tang  }
136a8db15d8Sfdy
137a8db15d8Sfdy  io.diff_rdata := difftest_table.take(32)
138a8db15d8Sfdy  io.diff_vconfig match {
139a8db15d8Sfdy    case None => Unit
140*189ec863SzhanglyGit    case x => x.get := difftest_table(VCONFIG_IDX)
141a8db15d8Sfdy  }
14244dead2fSZhangZifei}
1437fa2c198SYinan Xu
1447fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule {
145d6f9198fSXuan Hu
146d6f9198fSXuan Hu  // params alias
147d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
148d6f9198fSXuan Hu  private val numVecRatPorts = numVecRegSrc + 1 // +1 dst
149d6f9198fSXuan Hu
1507fa2c198SYinan Xu  val io = IO(new Bundle() {
151ccfddc82SHaojin Tang    val redirect = Input(Bool())
152ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
153a8db15d8Sfdy    val diffCommits = Input(new DiffCommitIO)
1547fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort))
1557fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
1567fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort))
1577fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
158d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, new RatReadPort))
159deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
1607fa2c198SYinan Xu    // for debug printing
1617fa2c198SYinan Xu    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
1627fa2c198SYinan Xu    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
163deb6421eSHaojin Tang    val debug_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
164a7a8a6ccSHaojin Tang    val debug_vconfig_rat = Output(UInt(PhyRegIdxWidth.W))
165a8db15d8Sfdy
166a8db15d8Sfdy    val diff_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
167a8db15d8Sfdy    val diff_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
168a8db15d8Sfdy    val diff_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
169a8db15d8Sfdy    val diff_vconfig_rat = Output(UInt(PhyRegIdxWidth.W))
1707fa2c198SYinan Xu  })
1717fa2c198SYinan Xu
172a7a8a6ccSHaojin Tang  val intRat = Module(new RenameTable(Reg_I))
173a7a8a6ccSHaojin Tang  val fpRat  = Module(new RenameTable(Reg_F))
174a7a8a6ccSHaojin Tang  val vecRat = Module(new RenameTable(Reg_V))
1757fa2c198SYinan Xu
176a7a8a6ccSHaojin Tang  io.debug_int_rat := intRat.io.debug_rdata
177a8db15d8Sfdy  io.diff_int_rat := intRat.io.diff_rdata
1787fa2c198SYinan Xu  intRat.io.readPorts <> io.intReadPorts.flatten
179ccfddc82SHaojin Tang  intRat.io.redirect := io.redirect
180c3abb8b6SYinan Xu  val intDestValid = io.robCommits.info.map(_.rfWen)
1817fa2c198SYinan Xu  for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) {
1826474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && intDestValid(i)
1837fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
1847fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
185c3abb8b6SYinan Xu    XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n")
1867fa2c198SYinan Xu  }
1877fa2c198SYinan Xu  for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) {
1886474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && intDestValid(i)
1897fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
190ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
191c3abb8b6SYinan Xu    XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n")
1927fa2c198SYinan Xu  }
1937fa2c198SYinan Xu  for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) {
1947fa2c198SYinan Xu    when (rename.wen) {
1957fa2c198SYinan Xu      spec.wen  := true.B
1967fa2c198SYinan Xu      spec.addr := rename.addr
1977fa2c198SYinan Xu      spec.data := rename.data
1987fa2c198SYinan Xu    }
1997fa2c198SYinan Xu  }
200a8db15d8Sfdy  for ((diff, i) <- intRat.io.diffWritePorts.zipWithIndex) {
201a8db15d8Sfdy    diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).rfWen
202a8db15d8Sfdy    diff.addr := io.diffCommits.info(i).ldest
203a8db15d8Sfdy    diff.data := io.diffCommits.info(i).pdest
204a8db15d8Sfdy  }
2057fa2c198SYinan Xu
2067fa2c198SYinan Xu  // debug read ports for difftest
207a7a8a6ccSHaojin Tang  io.debug_fp_rat := fpRat.io.debug_rdata
208a8db15d8Sfdy  io.diff_fp_rat := fpRat.io.diff_rdata
2097fa2c198SYinan Xu  fpRat.io.readPorts <> io.fpReadPorts.flatten
210deb6421eSHaojin Tang  fpRat.io.redirect := io.redirect
2117fa2c198SYinan Xu  for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) {
2126474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).fpWen
2137fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
2147fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
2157fa2c198SYinan Xu  }
2167fa2c198SYinan Xu  for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) {
2176474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).fpWen
2187fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
219ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
2207fa2c198SYinan Xu  }
2217fa2c198SYinan Xu  for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) {
2227fa2c198SYinan Xu    when (rename.wen) {
2237fa2c198SYinan Xu      spec.wen  := true.B
2247fa2c198SYinan Xu      spec.addr := rename.addr
2257fa2c198SYinan Xu      spec.data := rename.data
2267fa2c198SYinan Xu    }
2277fa2c198SYinan Xu  }
228a8db15d8Sfdy  for ((diff, i) <- fpRat.io.diffWritePorts.zipWithIndex) {
229a8db15d8Sfdy    diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).fpWen
230a8db15d8Sfdy    diff.addr := io.diffCommits.info(i).ldest
231a8db15d8Sfdy    diff.data := io.diffCommits.info(i).pdest
232a8db15d8Sfdy  }
2337fa2c198SYinan Xu
234deb6421eSHaojin Tang  // debug read ports for difftest
235a7a8a6ccSHaojin Tang  io.debug_vec_rat := vecRat.io.debug_rdata
236a8db15d8Sfdy  io.debug_vconfig_rat := vecRat.io.debug_vconfig.get
237a8db15d8Sfdy  io.diff_vec_rat := vecRat.io.diff_rdata
238a8db15d8Sfdy  io.diff_vconfig_rat := vecRat.io.diff_vconfig.get
239deb6421eSHaojin Tang  vecRat.io.readPorts <> io.vecReadPorts.flatten
240deb6421eSHaojin Tang  vecRat.io.redirect := io.redirect
24140a70bd6SZhangZifei  //TODO: RM the donTouch
24240a70bd6SZhangZifei  dontTouch(vecRat.io)
243deb6421eSHaojin Tang  for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) {
244deb6421eSHaojin Tang    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).vecWen
245deb6421eSHaojin Tang    arch.addr := io.robCommits.info(i).ldest
246deb6421eSHaojin Tang    arch.data := io.robCommits.info(i).pdest
247deb6421eSHaojin Tang  }
248deb6421eSHaojin Tang  for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) {
249deb6421eSHaojin Tang    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).vecWen
250deb6421eSHaojin Tang    spec.addr := io.robCommits.info(i).ldest
251deb6421eSHaojin Tang    spec.data := io.robCommits.info(i).pdest
252deb6421eSHaojin Tang  }
253deb6421eSHaojin Tang  for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) {
254deb6421eSHaojin Tang    when (rename.wen) {
255deb6421eSHaojin Tang      spec.wen  := true.B
256deb6421eSHaojin Tang      spec.addr := rename.addr
257deb6421eSHaojin Tang      spec.data := rename.data
258deb6421eSHaojin Tang    }
259deb6421eSHaojin Tang  }
260a8db15d8Sfdy  for ((diff, i) <- vecRat.io.diffWritePorts.zipWithIndex) {
261a8db15d8Sfdy    diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).vecWen
262a8db15d8Sfdy    diff.addr := io.diffCommits.info(i).ldest
263a8db15d8Sfdy    diff.data := io.diffCommits.info(i).pdest
264a8db15d8Sfdy  }
265deb6421eSHaojin Tang
2667fa2c198SYinan Xu}
267