1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rename 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utility._ 23import utils._ 24import xiangshan._ 25import xiangshan.backend.decode.{FusionDecodeInfo, Imm_I, Imm_LUI_LOAD, Imm_U} 26import xiangshan.backend.fu.FuType 27import xiangshan.backend.rename.freelist._ 28import xiangshan.backend.rob.RobPtr 29import xiangshan.mem.mdp._ 30import xiangshan.backend.Bundles.{DecodedInst, DynInst} 31 32class Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents { 33 val io = IO(new Bundle() { 34 val redirect = Flipped(ValidIO(new Redirect)) 35 val robCommits = Input(new RobCommitIO) 36 // from decode 37 val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst))) 38 val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo)) 39 // ssit read result 40 val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry))) 41 // waittable read result 42 val waittable = Flipped(Vec(RenameWidth, Output(Bool()))) 43 // to rename table 44 val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W)))) 45 val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W)))) 46 val vecReadPorts = Vec(RenameWidth, Vec(5, Input(UInt(PhyRegIdxWidth.W)))) 47 val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 48 val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 49 val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 50 // to dispatch1 51 val out = Vec(RenameWidth, DecoupledIO(new DynInst)) 52 // debug arch ports 53 val debug_int_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W))) 54 val debug_vconfig_rat = Input(UInt(PhyRegIdxWidth.W)) 55 val debug_fp_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W))) 56 val debug_vec_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W))) 57 }) 58 59 // create free list and rat 60 val intFreeList = Module(new MEFreeList(NRPhyRegs)) 61 val intRefCounter = Module(new RefCounter(NRPhyRegs)) 62 val fpFreeList = Module(new StdFreeList(NRPhyRegs - FpLogicRegs - VecLogicRegs)) 63 64 intRefCounter.io.commit <> io.robCommits 65 intRefCounter.io.redirect := io.redirect.valid 66 intRefCounter.io.debug_int_rat <> io.debug_int_rat 67 intRefCounter.io.debug_vconfig_rat := io.debug_vconfig_rat 68 intFreeList.io.commit <> io.robCommits 69 intFreeList.io.debug_rat <> io.debug_int_rat 70 intFreeList.io_extra.debug_vconfig_rat := io.debug_vconfig_rat 71 fpFreeList.io.commit <> io.robCommits 72 fpFreeList.io.debug_rat <> io.debug_fp_rat 73 74 // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob) 75 // fp and vec share `fpFreeList` 76 def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match { 77 case Reg_I => x.rfWen && x.ldest =/= 0.U 78 case Reg_F => x.fpWen 79 case Reg_V => x.vecWen 80 } 81 def needDestRegCommit[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = { 82 reg_t match { 83 case Reg_I => x.rfWen 84 case Reg_F => x.fpWen 85 case Reg_V => x.vecWen 86 } 87 } 88 def needDestRegWalk[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = { 89 reg_t match { 90 case Reg_I => x.rfWen && x.ldest =/= 0.U 91 case Reg_F => x.fpWen 92 case Reg_V => x.vecWen 93 } 94 } 95 96 // connect [redirect + walk] ports for __float point__ & __integer__ free list 97 Seq(fpFreeList, intFreeList).foreach { case fl => 98 fl.io.redirect := io.redirect.valid 99 fl.io.walk := io.robCommits.isWalk 100 } 101 // only when both fp and int free list and dispatch1 has enough space can we do allocation 102 // when isWalk, freelist can definitely allocate 103 intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk 104 fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk 105 106 // dispatch1 ready ++ float point free list ready ++ int free list ready ++ not walk 107 val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk 108 109 110 // speculatively assign the instruction with an robIdx 111 val validCount = PopCount(io.in.map(_.valid)) // number of instructions waiting to enter rob (from decode) 112 val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr)) 113 val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 114 val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index 115 Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself 116 Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx 117 /* default */ robIdxHead))) // no instructions passed by this cycle: stick to old value 118 robIdxHead := robIdxHeadNext 119 120 /** 121 * Rename: allocate free physical register and update rename table 122 */ 123 val uops = Wire(Vec(RenameWidth, new DynInst)) 124 uops.foreach( uop => { 125 uop.srcState := DontCare 126 uop.robIdx := DontCare 127 uop.debugInfo := DontCare 128 uop.lqIdx := DontCare 129 uop.sqIdx := DontCare 130 uop.waitForRobIdx := DontCare 131 uop.singleStep := DontCare 132 }) 133 134 require(RenameWidth >= CommitWidth) 135 val needVecDest = Wire(Vec(RenameWidth, Bool())) 136 val needFpDest = Wire(Vec(RenameWidth, Bool())) 137 val needIntDest = Wire(Vec(RenameWidth, Bool())) 138 val hasValid = Cat(io.in.map(_.valid)).orR 139 140 val isMove = io.in.map(_.bits.isMove) 141 142 val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 143 val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 144 val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 145 val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 146 147 val intSpecWen = Wire(Vec(RenameWidth, Bool())) 148 val fpSpecWen = Wire(Vec(RenameWidth, Bool())) 149 val vecSpecWen = Wire(Vec(RenameWidth, Bool())) 150 151 val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 152 153 val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W))) 154 155 // uop calculation 156 for (i <- 0 until RenameWidth) { 157 for ((name, data) <- uops(i).elements) { 158 if (io.in(i).bits.elements.contains(name)) { 159 data := io.in(i).bits.elements(name) 160 } 161 } 162 163 // update cf according to ssit result 164 uops(i).storeSetHit := io.ssit(i).valid 165 uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid 166 uops(i).ssid := io.ssit(i).ssid 167 168 // update cf according to waittable result 169 uops(i).loadWaitBit := io.waittable(i) 170 171 uops(i).replayInst := false.B // set by IQ or MemQ 172 // alloc a new phy reg, fp and vec share the `fpFreeList` 173 needVecDest (i) := io.in(i).valid && needDestReg(Reg_V, io.in(i).bits) 174 needFpDest (i) := io.in(i).valid && needDestReg(Reg_F, io.in(i).bits) 175 needIntDest (i) := io.in(i).valid && needDestReg(Reg_I, io.in(i).bits) 176 if (i < CommitWidth) { 177 walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_I, io.robCommits.info(i)) 178 walkNeedFpDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_F, io.robCommits.info(i)) 179 walkNeedVecDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_V, io.robCommits.info(i)) 180 walkIsMove(i) := io.robCommits.info(i).isMove 181 } 182 fpFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedFpDest(i) || walkNeedVecDest(i), needFpDest(i) || needVecDest(i)) 183 intFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedIntDest(i) && !walkIsMove(i), needIntDest(i) && !isMove(i)) 184 185 // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready 186 io.in(i).ready := !hasValid || canOut 187 188 uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(_.valid)) 189 190 uops(i).psrc(0) := Mux1H(uops(i).srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0))) 191 uops(i).psrc(1) := Mux1H(uops(i).srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1))) 192 uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2))) 193 uops(i).psrc(3) := io.vecReadPorts(i)(3) 194 uops(i).psrc(4) := io.vecReadPorts(i)(4) // Todo: vl read port 195 // int psrc2 should be bypassed from next instruction if it is fused 196 if (i < RenameWidth - 1) { 197 when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) { 198 uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0)) 199 }.elsewhen(io.fusionInfo(i).rs2FromZero) { 200 uops(i).psrc(1) := 0.U 201 } 202 } 203 uops(i).oldPdest := Mux1H(Seq( 204 uops(i).rfWen -> io.intReadPorts(i).last, 205 uops(i).fpWen -> io.fpReadPorts (i).last, 206 uops(i).vecWen -> io.vecReadPorts(i).last 207 )) 208 uops(i).eliminatedMove := isMove(i) 209 210 // update pdest 211 uops(i).pdest := MuxCase(0.U, Seq( 212 needIntDest(i) -> intFreeList.io.allocatePhyReg(i), 213 (needFpDest(i) || needVecDest(i)) -> fpFreeList.io.allocatePhyReg(i), 214 )) 215 216 // Assign performance counters 217 uops(i).debugInfo.renameTime := GTimer() 218 219 io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk 220 io.out(i).bits := uops(i) 221 // Todo: move these shit in decode stage 222 // dirty code for fence. The lsrc is passed by imm. 223 when (io.out(i).bits.fuType === FuType.fence.U) { 224 io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0)) 225 } 226 227 // dirty code for SoftPrefetch (prefetch.r/prefetch.w) 228// when (io.in(i).bits.isSoftPrefetch) { 229// io.out(i).bits.fuType := FuType.ldu.U 230// io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w) 231// io.out(i).bits.selImm := SelImm.IMM_S 232// io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W)) 233// } 234 235 // write speculative rename table 236 // we update rat later inside commit code 237 intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 238 fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 239 vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 240 241 if (i < CommitWidth) { 242 walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid 243 walkPdest(i) := io.robCommits.info(i).pdest 244 } else { 245 walkPdest(i) := io.out(i).bits.pdest 246 } 247 248 intRefCounter.io.allocate(i).valid := Mux(io.robCommits.isWalk, walkIntSpecWen(i), intSpecWen(i)) 249 intRefCounter.io.allocate(i).bits := Mux(io.robCommits.isWalk, walkPdest(i), io.out(i).bits.pdest) 250 } 251 252 /** 253 * How to set psrc: 254 * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc 255 * - default: psrc from RAT 256 * How to set pdest: 257 * - Mux(isMove, psrc, pdest_from_freelist). 258 * 259 * The critical path of rename lies here: 260 * When move elimination is enabled, we need to update the rat with psrc. 261 * However, psrc maybe comes from previous instructions' pdest, which comes from freelist. 262 * 263 * If we expand these logic for pdest(N): 264 * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N)) 265 * = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1), 266 * Mux(bypass(N, N - 2), pdest(N - 2), 267 * ... 268 * Mux(bypass(N, 0), pdest(0), 269 * rat_out(N))...)), 270 * freelist_out(N)) 271 */ 272 // a simple functional model for now 273 io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest) 274 275 // psrc(n) + pdest(1) 276 private val numPSrc = 5 277 private val vconfigLregIdx = 32 // Todo: the idx of vconfig in another pregfile 278 val bypassCond = Wire(Vec(numPSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))))) 279 require(io.in(0).bits.srcType.size == io.in(0).bits.numLSrc) 280 private val pdestLoc = io.in.head.bits.srcType.size + 2 // 2 vector src: v0, vl&vtype 281 println(s"[Rename] idx of pdest in bypassCond $pdestLoc") 282 for (i <- 1 until RenameWidth) { 283 val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) ++ Seq.fill(2)(true.B) :+ needVecDest(i) 284 val fpCond = io.in(i).bits.srcType.map(_ === SrcType.fp) ++ Seq.fill(2)(false.B) :+ needFpDest(i) 285 val intCond = io.in(i).bits.srcType.map(_ === SrcType.reg) ++ Seq.fill(2)(false.B) :+ needIntDest(i) 286 val target = io.in(i).bits.lsrc ++ Seq(0.U, 32.U) :+ io.in(i).bits.ldest 287 for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) { 288 val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) => 289 val indexMatch = in.bits.ldest === t 290 val writeMatch = cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j) 291 indexMatch && writeMatch 292 } 293 bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt 294 } 295 io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) { 296 (z, next) => Mux(next._2, next._1, z) 297 } 298 io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) { 299 (z, next) => Mux(next._2, next._1, z) 300 } 301 io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) { 302 (z, next) => Mux(next._2, next._1, z) 303 } 304 io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) { 305 (z, next) => Mux(next._2, next._1, z) 306 } 307 io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) { 308 (z, next) => Mux(next._2, next._1, z) 309 } 310 io.out(i).bits.oldPdest := io.out.take(i).map(_.bits.pdest).zip(bypassCond(pdestLoc)(i-1).asBools).foldLeft(uops(i).oldPdest) { 311 (z, next) => Mux(next._2, next._1, z) 312 } 313 io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest) 314 315 // Todo: better implementation for fields reuse 316 // For fused-lui-load, load.src(0) is replaced by the imm. 317 val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc 318 val this_is_load = io.in(i).bits.fuType === FuType.ldu.U 319 val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0) 320 val fused_lui_load = last_is_lui && this_is_load && lui_to_load && false.B // Todo: enable it 321 when (fused_lui_load) { 322 // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm} 323 val lui_imm = io.in(i - 1).bits.imm(19, 0) 324 val ld_imm = io.in(i).bits.imm 325 io.out(i).bits.srcType(0) := SrcType.imm 326 io.out(i).bits.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm) 327 val psrcWidth = uops(i).psrc.head.getWidth 328 val lui_imm_in_imm = 20/*Todo: uops(i).imm.getWidth*/ - Imm_I().len 329 val left_lui_imm = Imm_U().len - lui_imm_in_imm 330 require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc") 331 io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm) 332 io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth) 333 } 334 335 } 336 337 /** 338 * Instructions commit: update freelist and rename table 339 */ 340 for (i <- 0 until CommitWidth) { 341 val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i) 342 val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i) 343 344 // I. RAT Update 345 // When redirect happens (mis-prediction), don't update the rename table 346 io.intRenamePorts(i).wen := intSpecWen(i) 347 io.intRenamePorts(i).addr := uops(i).ldest 348 io.intRenamePorts(i).data := io.out(i).bits.pdest 349 350 io.fpRenamePorts(i).wen := fpSpecWen(i) 351 io.fpRenamePorts(i).addr := uops(i).ldest 352 io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i) 353 354 io.vecRenamePorts(i).wen := vecSpecWen(i) 355 io.vecRenamePorts(i).addr := uops(i).ldest 356 io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i) 357 358 // II. Free List Update 359 intFreeList.io.freeReq(i) := intRefCounter.io.freeRegs(i).valid 360 intFreeList.io.freePhyReg(i) := intRefCounter.io.freeRegs(i).bits 361 fpFreeList.io.freeReq(i) := commitValid && (needDestRegCommit(Reg_F, io.robCommits.info(i)) || needDestRegCommit(Reg_V, io.robCommits.info(i))) 362 fpFreeList.io.freePhyReg(i) := io.robCommits.info(i).old_pdest 363 364 intRefCounter.io.deallocate(i).valid := commitValid && needDestRegCommit(Reg_I, io.robCommits.info(i)) && !io.robCommits.isWalk 365 intRefCounter.io.deallocate(i).bits := io.robCommits.info(i).old_pdest 366 } 367 368 when(io.robCommits.isWalk) { 369 (intFreeList.io.allocateReq zip intFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach { 370 case ((reqValid, allocReg), commitInfo) => when(reqValid) { 371 XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n") 372 } 373 } 374 (fpFreeList.io.allocateReq zip fpFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach { 375 case ((reqValid, allocReg), commitInfo) => when(reqValid) { 376 XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n") 377 } 378 } 379 } 380 381 /* 382 Debug and performance counters 383 */ 384 def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = { 385 XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " + 386 p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " + 387 p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " + 388 p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " + 389 p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest} " + 390 p"old_pdest:${out.bits.oldPdest}\n" 391 // Todo: add no lsrc -> psrc map print 392 ) 393 } 394 395 for ((x,y) <- io.in.zip(io.out)) { 396 printRenameInfo(x, y) 397 } 398 399 XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n") 400 XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n") 401 for (i <- 0 until CommitWidth) { 402 val info = io.robCommits.info(i) 403 XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " + 404 p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}" + 405 p"pdest:${info.pdest} old_pdest:${info.old_pdest}\n") 406 } 407 408 XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n") 409 410 XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 411 XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 412 XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 413 XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 414 XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 415 XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk) 416 XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk) 417 XSPerfAccumulate("recovery_bubbles", PopCount(io.in.map(_.valid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk))) 418 419 XSPerfHistogram("slots_fire", PopCount(io.out.map(_.fire)), true.B, 0, RenameWidth+1, 1) 420 // Explaination: when out(0) not fire, PopCount(valid) is not meaningfull 421 XSPerfHistogram("slots_valid_pure", PopCount(io.in.map(_.valid)), io.out(0).fire, 0, RenameWidth+1, 1) 422 XSPerfHistogram("slots_valid_rough", PopCount(io.in.map(_.valid)), true.B, 0, RenameWidth+1, 1) 423 424 XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove))) 425 val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm) 426 XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load)) 427 428 429 val renamePerf = Seq( 430 ("rename_in ", PopCount(io.in.map(_.valid & io.in(0).ready )) ), 431 ("rename_waitinstr ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready)) ), 432 ("rename_stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk), 433 ("rename_stall_cycle_fp ", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk), 434 ("rename_stall_cycle_int ", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk), 435 ("rename_stall_cycle_walk ", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk) 436 ) 437 val intFlPerf = intFreeList.getPerfEvents 438 val fpFlPerf = fpFreeList.getPerfEvents 439 val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf 440 generatePerfEvent() 441} 442