xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 7b2bea82c44dd9822bc8bcc9a697a03e1d97779f)
1package xiangshan.backend.rename
2
3import chisel3._
4import chisel3.util._
5import xiangshan._
6import utils.XSInfo
7
8class Rename extends XSModule {
9  val io = IO(new Bundle() {
10    val redirect = Flipped(ValidIO(new Redirect))
11    val roqCommits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit)))
12    val wbIntResults = Vec(NRIntWritePorts, Flipped(ValidIO(new ExuOutput)))
13    val wbFpResults = Vec(NRFpWritePorts, Flipped(ValidIO(new ExuOutput)))
14    val intRfReadAddr = Vec(NRIntReadPorts + NRMemReadPorts, Input(UInt(PhyRegIdxWidth.W)))
15    val fpRfReadAddr = Vec(NRFpReadPorts, Input(UInt(PhyRegIdxWidth.W)))
16    val intPregRdy = Vec(NRIntReadPorts + NRMemReadPorts, Output(Bool()))
17    val fpPregRdy = Vec(NRFpReadPorts, Output(Bool()))
18    // set preg to busy when replay
19    val replayPregReq = Vec(ReplayWidth, Input(new ReplayPregReq))
20    // from decode buffer
21    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
22    // to dispatch1
23    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
24  })
25
26  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
27    XSInfo(
28      in.valid && in.ready,
29      p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " +
30        p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " +
31        p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " +
32        p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " +
33        p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
34        p"old_pdest:${out.bits.old_pdest} " +
35        p"out v:${out.valid} r:${out.ready}\n"
36    )
37  }
38
39  for((x,y) <- io.in.zip(io.out)){
40    printRenameInfo(x, y)
41  }
42
43  val fpFreeList, intFreeList = Module(new FreeList).io
44  val fpRat = Module(new RenameTable(float = true)).io
45  val intRat = Module(new RenameTable(float = false)).io
46  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)).io
47  val intBusyTable = Module(new BusyTable(NRIntReadPorts+NRMemReadPorts, NRIntWritePorts)).io
48
49  fpFreeList.redirect := io.redirect
50  intFreeList.redirect := io.redirect
51
52  val flush = io.redirect.valid && (io.redirect.bits.isException || io.redirect.bits.isFlushPipe) // TODO: need check by JiaWei
53  fpRat.flush := flush
54  intRat.flush := flush
55  fpBusyTable.flush := flush
56  intBusyTable.flush := flush
57
58  def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = {
59    {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)}
60  }
61
62  val uops = Wire(Vec(RenameWidth, new MicroOp))
63
64  uops.foreach( uop => {
65//    uop.brMask := DontCare
66//    uop.brTag := DontCare
67    uop.src1State := DontCare
68    uop.src2State := DontCare
69    uop.src3State := DontCare
70    uop.roqIdx := DontCare
71    uop.lsroqIdx := DontCare
72  })
73
74  var lastReady = WireInit(io.out(0).ready)
75  // debug assert
76  val outRdy = Cat(io.out.map(_.ready))
77  assert(outRdy===0.U || outRdy.andR())
78  for(i <- 0 until RenameWidth) {
79    uops(i).cf := io.in(i).bits.cf
80    uops(i).ctrl := io.in(i).bits.ctrl
81    uops(i).brTag := io.in(i).bits.brTag
82
83    val inValid = io.in(i).valid
84
85    // alloc a new phy reg
86    val needFpDest = inValid && needDestReg(fp = true, io.in(i).bits)
87    val needIntDest = inValid && needDestReg(fp = false, io.in(i).bits)
88    fpFreeList.allocReqs(i) := needFpDest && lastReady
89    intFreeList.allocReqs(i) := needIntDest && lastReady
90    val fpCanAlloc = fpFreeList.canAlloc(i)
91    val intCanAlloc = intFreeList.canAlloc(i)
92    val this_can_alloc = Mux(
93      needIntDest,
94      intCanAlloc,
95      Mux(
96        needFpDest,
97        fpCanAlloc,
98        true.B
99      )
100    )
101    io.in(i).ready := lastReady && this_can_alloc
102
103    // do checkpoints when a branch inst come
104    for(fl <- Seq(fpFreeList, intFreeList)){
105      fl.cpReqs(i).valid := inValid
106      fl.cpReqs(i).bits := io.in(i).bits.brTag
107    }
108
109    lastReady = io.in(i).ready
110
111    uops(i).pdest := Mux(needIntDest,
112      intFreeList.pdests(i),
113      Mux(
114        uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen,
115        0.U, fpFreeList.pdests(i)
116      )
117    )
118
119    io.out(i).valid := io.in(i).fire()
120    io.out(i).bits := uops(i)
121
122    // write rename table
123    def writeRat(fp: Boolean) = {
124      val rat = if(fp) fpRat else intRat
125      val freeList = if(fp) fpFreeList else intFreeList
126      val busyTable = if(fp) fpBusyTable else intBusyTable
127      // speculative inst write
128      val specWen = freeList.allocReqs(i) && freeList.canAlloc(i)
129      // walk back write
130      val commitDestValid = io.roqCommits(i).valid && needDestReg(fp, io.roqCommits(i).bits.uop)
131      val walkWen = commitDestValid && io.roqCommits(i).bits.isWalk
132
133      rat.specWritePorts(i).wen := specWen || walkWen
134      rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits(i).bits.uop.ctrl.ldest)
135      rat.specWritePorts(i).wdata := Mux(specWen, freeList.pdests(i), io.roqCommits(i).bits.uop.old_pdest)
136
137      XSInfo(walkWen,
138        {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits(i).bits.uop.cf.pc)}" +
139          p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n"
140      )
141
142      rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits(i).bits.isWalk
143      rat.archWritePorts(i).addr := io.roqCommits(i).bits.uop.ctrl.ldest
144      rat.archWritePorts(i).wdata := io.roqCommits(i).bits.uop.pdest
145
146      XSInfo(rat.archWritePorts(i).wen,
147        {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" +
148          p" pdest:${rat.archWritePorts(i).wdata}\n"
149      )
150
151      freeList.deallocReqs(i) := rat.archWritePorts(i).wen
152      freeList.deallocPregs(i) := io.roqCommits(i).bits.uop.old_pdest
153
154      // set phy reg status to busy
155      busyTable.allocPregs(i).valid := specWen
156      busyTable.allocPregs(i).bits := freeList.pdests(i)
157    }
158
159    writeRat(fp = false)
160    writeRat(fp = true)
161
162    // read rename table
163    def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = {
164      val rat = if(fp) fpRat else intRat
165      val srcCnt = lsrcList.size
166      val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W)))
167      val old_pdest = Wire(UInt(PhyRegIdxWidth.W))
168      for(k <- 0 until srcCnt+1){
169        val rportIdx = i * (srcCnt+1) + k
170        if(k != srcCnt){
171          rat.readPorts(rportIdx).addr := lsrcList(k)
172          psrcVec(k) := rat.readPorts(rportIdx).rdata
173        } else {
174          rat.readPorts(rportIdx).addr := ldest
175          old_pdest := rat.readPorts(rportIdx).rdata
176        }
177      }
178      (psrcVec, old_pdest)
179    }
180    val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3)
181    val ldest = uops(i).ctrl.ldest
182    val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false)
183    val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true)
184    uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0))
185    uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1))
186    uops(i).psrc3 := fpPhySrcVec(2)
187    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest)
188  }
189
190
191  def updateBusyTable(fp: Boolean) = {
192    val wbResults = if(fp) io.wbFpResults else io.wbIntResults
193    val busyTable = if(fp) fpBusyTable else intBusyTable
194    for((wb, setPhyRegRdy) <- wbResults.zip(busyTable.wbPregs)){
195      setPhyRegRdy.valid := wb.valid && needDestReg(fp, wb.bits.uop)
196      setPhyRegRdy.bits := wb.bits.uop.pdest
197    }
198  }
199
200  updateBusyTable(false)
201  updateBusyTable(true)
202
203  intBusyTable.rfReadAddr <> io.intRfReadAddr
204  intBusyTable.pregRdy <> io.intPregRdy
205  for(i <- io.replayPregReq.indices){
206    intBusyTable.replayPregs(i).valid := io.replayPregReq(i).isInt
207    fpBusyTable.replayPregs(i).valid := io.replayPregReq(i).isFp
208    intBusyTable.replayPregs(i).bits := io.replayPregReq(i).preg
209    fpBusyTable.replayPregs(i).bits := io.replayPregReq(i).preg
210  }
211  fpBusyTable.rfReadAddr <> io.fpRfReadAddr
212  fpBusyTable.pregRdy <> io.fpPregRdy
213}
214