xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 4bc8d97793ef704b2b59dfd69ed1c1a16796b1a6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rename
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import utils._
24import xiangshan.backend.decode.{FusionDecodeInfo, Imm_I, Imm_LUI_LOAD, Imm_U}
25import xiangshan.backend.rob.RobPtr
26import xiangshan.backend.rename.freelist._
27import xiangshan.mem.mdp._
28
29class Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
30  val io = IO(new Bundle() {
31    val redirect = Flipped(ValidIO(new Redirect))
32    val robCommits = Input(new RobCommitIO)
33    // from decode
34    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
35    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
36    // ssit read result
37    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
38    // waittable read result
39    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
40    // to rename table
41    val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
42    val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W))))
43    val vecReadPorts = Vec(RenameWidth, Vec(5, Input(UInt(PhyRegIdxWidth.W))))
44    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
45    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
46    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
47    // to dispatch1
48    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
49    // debug arch ports
50    val debug_int_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
51    val debug_fp_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
52  })
53
54  // create free list and rat
55  val intFreeList = Module(new MEFreeList(NRPhyRegs))
56  val intRefCounter = Module(new RefCounter(NRPhyRegs))
57  val fpFreeList = Module(new StdFreeList(NRPhyRegs - 64))
58
59  intRefCounter.io.commit        <> io.robCommits
60  intRefCounter.io.redirect      := io.redirect.valid
61  intRefCounter.io.debug_int_rat <> io.debug_int_rat
62  intFreeList.io.commit    <> io.robCommits
63  intFreeList.io.debug_rat <> io.debug_int_rat
64  fpFreeList.io.commit     <> io.robCommits
65  fpFreeList.io.debug_rat  <> io.debug_fp_rat
66
67  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
68  // fp and vec share `fpFreeList`
69  def needDestReg[T <: CfCtrl](int: Boolean, x: T): Bool = {
70    if (int) x.ctrl.rfWen && x.ctrl.ldest =/= 0.U else x.ctrl.fpWen || x.ctrl.vecWen
71  }
72  def needDestReg[T <: CfCtrl](reg_t: RegType, x: T): Bool = reg_t match {
73    case Reg_I => x.ctrl.rfWen && x.ctrl.ldest =/= 0.U
74    case Reg_F => x.ctrl.fpWen
75    case Reg_V => x.ctrl.vecWen
76  }
77  def needDestRegCommit[T <: RobCommitInfo](int: Boolean, x: T): Bool = {
78    if (int) x.rfWen else x.fpWen || x.vecWen
79  }
80  def needDestRegWalk[T <: RobCommitInfo](int: Boolean, x: T): Bool = {
81    if(int) x.rfWen && x.ldest =/= 0.U else x.fpWen || x.vecWen
82  }
83
84  // connect [redirect + walk] ports for __float point__ & __integer__ free list
85  Seq(fpFreeList, intFreeList).foreach { case fl =>
86    fl.io.redirect := io.redirect.valid
87    fl.io.walk := io.robCommits.isWalk
88  }
89  // only when both fp and int free list and dispatch1 has enough space can we do allocation
90  // when isWalk, freelist can definitely allocate
91  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
92  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
93
94  //           dispatch1 ready ++ float point free list ready ++ int free list ready      ++ not walk
95  val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk
96
97
98  // speculatively assign the instruction with an robIdx
99  val validCount = PopCount(io.in.map(_.valid)) // number of instructions waiting to enter rob (from decode)
100  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
101  val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself())
102  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
103         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
104                         Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
105                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
106  robIdxHead := robIdxHeadNext
107
108  /**
109    * Rename: allocate free physical register and update rename table
110    */
111  val uops = Wire(Vec(RenameWidth, new MicroOp))
112  uops.foreach( uop => {
113    uop.srcState := DontCare
114    uop.robIdx := DontCare
115    uop.debugInfo := DontCare
116    uop.lqIdx := DontCare
117    uop.sqIdx := DontCare
118  })
119
120  require(RenameWidth >= CommitWidth)
121  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
122  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
123  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
124  val needNotIntDest = Wire(Vec(RenameWidth, Bool()))
125  val hasValid = Cat(io.in.map(_.valid)).orR
126
127  val isMove = io.in.map(_.bits.ctrl.isMove)
128
129  val walkNeedNotIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
130  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
131  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
132
133  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
134  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
135  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
136
137  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
138
139  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
140
141  // uop calculation
142  for (i <- 0 until RenameWidth) {
143    uops(i).cf := io.in(i).bits.cf
144    uops(i).ctrl := io.in(i).bits.ctrl
145
146    // update cf according to ssit result
147    uops(i).cf.storeSetHit := io.ssit(i).valid
148    uops(i).cf.loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
149    uops(i).cf.ssid := io.ssit(i).ssid
150
151    // update cf according to waittable result
152    uops(i).cf.loadWaitBit := io.waittable(i)
153
154    // alloc a new phy reg, fp and vec share the `fpFreeList`
155    needVecDest   (i) := io.in(i).valid && needDestReg(Reg_V,       io.in(i).bits)
156    needFpDest    (i) := io.in(i).valid && needDestReg(Reg_F,       io.in(i).bits)
157    needIntDest   (i) := io.in(i).valid && needDestReg(Reg_I,       io.in(i).bits)
158    needNotIntDest(i) := io.in(i).valid && needDestReg(int = false, io.in(i).bits)
159    if (i < CommitWidth) {
160      walkNeedNotIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(int = false, io.robCommits.info(i))
161      walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(int = true, io.robCommits.info(i))
162      walkIsMove(i) := io.robCommits.info(i).isMove
163    }
164    fpFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedNotIntDest(i), needNotIntDest(i))
165    intFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedIntDest(i) && !walkIsMove(i), needIntDest(i) && !isMove(i))
166
167    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
168    io.in(i).ready := !hasValid || canOut
169
170    uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(_.valid))
171
172    uops(i).psrc(0) := Mux1H(uops(i).ctrl.srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
173    uops(i).psrc(1) := Mux1H(uops(i).ctrl.srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
174    // int psrc2 should be bypassed from next instruction if it is fused
175    if (i < RenameWidth - 1) {
176      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
177        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
178      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
179        uops(i).psrc(1) := 0.U
180      }
181    }
182    uops(i).psrc(2) := Mux1H(uops(i).ctrl.srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
183    uops(i).psrc(3) := io.vecReadPorts(i)(3)
184    uops(i).old_pdest := Mux1H(Seq(
185      uops(i).ctrl.rfWen  -> io.intReadPorts(i).last,
186      uops(i).ctrl.fpWen  -> io.fpReadPorts (i).last,
187      uops(i).ctrl.vecWen -> io.vecReadPorts(i).last
188    ))
189    uops(i).eliminatedMove := isMove(i)
190
191    // update pdest
192    uops(i).pdest := Mux(needIntDest(i), intFreeList.io.allocatePhyReg(i), // normal int inst
193      // normal fp inst
194      Mux(needNotIntDest(i), fpFreeList.io.allocatePhyReg(i),
195        /* default */0.U))
196
197    // Assign performance counters
198    uops(i).debugInfo.renameTime := GTimer()
199
200    io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk
201    io.out(i).bits := uops(i)
202    // dirty code for fence. The lsrc is passed by imm.
203    when (io.out(i).bits.ctrl.fuType === FuType.fence) {
204      io.out(i).bits.ctrl.imm := Cat(io.in(i).bits.ctrl.lsrc(1), io.in(i).bits.ctrl.lsrc(0))
205    }
206    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
207    when (io.in(i).bits.ctrl.isSoftPrefetch) {
208      io.out(i).bits.ctrl.fuType := FuType.ldu
209      io.out(i).bits.ctrl.fuOpType := Mux(io.in(i).bits.ctrl.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
210      io.out(i).bits.ctrl.selImm := SelImm.IMM_S
211      io.out(i).bits.ctrl.imm := Cat(io.in(i).bits.ctrl.imm(io.in(i).bits.ctrl.imm.getWidth - 1, 5), 0.U(5.W))
212    }
213
214    // write speculative rename table
215    // we update rat later inside commit code
216    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
217    fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
218    vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
219
220    if (i < CommitWidth) {
221      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
222      walkPdest(i) := io.robCommits.info(i).pdest
223    } else {
224      walkPdest(i) := io.out(i).bits.pdest
225    }
226
227    intRefCounter.io.allocate(i).valid := Mux(io.robCommits.isWalk, walkIntSpecWen(i), intSpecWen(i))
228    intRefCounter.io.allocate(i).bits := Mux(io.robCommits.isWalk, walkPdest(i), io.out(i).bits.pdest)
229  }
230
231  /**
232    * How to set psrc:
233    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
234    * - default: psrc from RAT
235    * How to set pdest:
236    * - Mux(isMove, psrc, pdest_from_freelist).
237    *
238    * The critical path of rename lies here:
239    * When move elimination is enabled, we need to update the rat with psrc.
240    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
241    *
242    * If we expand these logic for pdest(N):
243    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
244    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
245    *                           Mux(bypass(N, N - 2), pdest(N - 2),
246    *                           ...
247    *                           Mux(bypass(N, 0),     pdest(0),
248    *                                                 rat_out(N))...)),
249    *                           freelist_out(N))
250    */
251  // a simple functional model for now
252  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
253  val bypassCond = Wire(Vec(5, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
254  for (i <- 1 until RenameWidth) {
255    val vecCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.vp) :+ needVecDest(i)
256    val fpCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.fp) :+ needFpDest(i)
257    val intCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.reg) :+ needIntDest(i)
258    val target = io.in(i).bits.ctrl.lsrc :+ io.in(i).bits.ctrl.ldest
259    for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
260      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
261        val indexMatch = in.bits.ctrl.ldest === t
262        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
263        indexMatch && writeMatch
264      }
265      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
266    }
267    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
268      (z, next) => Mux(next._2, next._1, z)
269    }
270    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
271      (z, next) => Mux(next._2, next._1, z)
272    }
273    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
274      (z, next) => Mux(next._2, next._1, z)
275    }
276    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
277      (z, next) => Mux(next._2, next._1, z)
278    }
279    io.out(i).bits.old_pdest := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).old_pdest) {
280      (z, next) => Mux(next._2, next._1, z)
281    }
282    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
283
284    // For fused-lui-load, load.src(0) is replaced by the imm.
285    val last_is_lui = io.in(i - 1).bits.ctrl.selImm === SelImm.IMM_U && io.in(i - 1).bits.ctrl.srcType(0) =/= SrcType.pc
286    val this_is_load = io.in(i).bits.ctrl.fuType === FuType.ldu
287    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc(0)
288    val fused_lui_load = last_is_lui && this_is_load && lui_to_load
289    when (fused_lui_load) {
290      // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm}
291      val lui_imm = io.in(i - 1).bits.ctrl.imm
292      val ld_imm = io.in(i).bits.ctrl.imm
293      io.out(i).bits.ctrl.srcType(0) := SrcType.imm
294      io.out(i).bits.ctrl.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm)
295      val psrcWidth = uops(i).psrc.head.getWidth
296      val lui_imm_in_imm = uops(i).ctrl.imm.getWidth - Imm_I().len
297      val left_lui_imm = Imm_U().len - lui_imm_in_imm
298      require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc")
299      io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm)
300      io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth)
301    }
302
303  }
304
305  /**
306    * Instructions commit: update freelist and rename table
307    */
308  for (i <- 0 until CommitWidth) {
309    val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i)
310    val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i)
311
312    // I. RAT Update
313    // When redirect happens (mis-prediction), don't update the rename table
314    io.intRenamePorts(i).wen  := intSpecWen(i)
315    io.intRenamePorts(i).addr := uops(i).ctrl.ldest
316    io.intRenamePorts(i).data := io.out(i).bits.pdest
317
318    io.fpRenamePorts(i).wen  := fpSpecWen(i)
319    io.fpRenamePorts(i).addr := uops(i).ctrl.ldest
320    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
321
322    io.vecRenamePorts(i).wen  := vecSpecWen(i)
323    io.vecRenamePorts(i).addr := uops(i).ctrl.ldest
324    io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
325
326    // II. Free List Update
327    intFreeList.io.freeReq(i) := intRefCounter.io.freeRegs(i).valid
328    intFreeList.io.freePhyReg(i) := intRefCounter.io.freeRegs(i).bits
329    fpFreeList.io.freeReq(i)  := commitValid && needDestRegCommit(int = false, io.robCommits.info(i))
330    fpFreeList.io.freePhyReg(i) := io.robCommits.info(i).old_pdest
331
332    intRefCounter.io.deallocate(i).valid := commitValid && needDestRegCommit(int = true, io.robCommits.info(i)) && !io.robCommits.isWalk
333    intRefCounter.io.deallocate(i).bits := io.robCommits.info(i).old_pdest
334  }
335
336  when(io.robCommits.isWalk) {
337    (intFreeList.io.allocateReq zip intFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
338      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
339        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
340      }
341    }
342    (fpFreeList.io.allocateReq zip fpFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
343      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
344        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
345      }
346    }
347  }
348
349  /*
350  Debug and performance counters
351   */
352  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
353    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.cf.pc)} in(${in.valid},${in.ready}) " +
354      p"lsrc(0):${in.bits.ctrl.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
355      p"lsrc(1):${in.bits.ctrl.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
356      p"lsrc(2):${in.bits.ctrl.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
357      p"lsrc(3):${in.bits.ctrl.lsrc(3)} -> psrc(3):${out.bits.psrc(3)} " +
358      p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
359      p"old_pdest:${out.bits.old_pdest}\n"
360    )
361  }
362
363  for ((x,y) <- io.in.zip(io.out)) {
364    printRenameInfo(x, y)
365  }
366
367  XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n")
368  XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n")
369  for (i <- 0 until CommitWidth) {
370    val info = io.robCommits.info(i)
371    XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " +
372      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}" +
373      p"pdest:${info.pdest} old_pdest:${info.old_pdest}\n")
374  }
375
376  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
377
378  XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U))
379  XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid)))
380  XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready)))
381  XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
382  XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
383  XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk)
384  XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk)
385  XSPerfAccumulate("recovery_bubbles", PopCount(io.in.map(_.valid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk)))
386
387  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.ctrl.isMove)))
388  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.ctrl.fuType === FuType.ldu && o.bits.ctrl.srcType(0) === SrcType.imm)
389  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
390
391  val renamePerf = Seq(
392    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
393    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
394    ("rename_stall_cycle_dispatch", hasValid && !io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
395    ("rename_stall_cycle_fp      ", hasValid &&  io.out(0).ready && !fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
396    ("rename_stall_cycle_int     ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk),
397    ("rename_stall_cycle_walk    ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate &&  io.robCommits.isWalk)
398  )
399  val intFlPerf = intFreeList.getPerfEvents
400  val fpFlPerf = fpFreeList.getPerfEvents
401  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf
402  generatePerfEvent()
403}
404