15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 6c926d4c4SLinJiaweiimport utils.XSInfo 75844fcf0SLinJiawei 899b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle { 999b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1099b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1199b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1299b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1399b8dc2cSYinan Xu} 1499b8dc2cSYinan Xu 15b034d3b9SLinJiaweiclass Rename extends XSModule { 165844fcf0SLinJiawei val io = IO(new Bundle() { 175844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 1821e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 1957c4f8d6SLinJiawei // from decode buffer 209a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2157c4f8d6SLinJiawei // to dispatch1 229a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 2399b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 245844fcf0SLinJiawei }) 25b034d3b9SLinJiawei 262e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 272e9d39e0SLinJiawei XSInfo( 28567096a6Slinjiawei in.valid && in.ready, 2958e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 302e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 312e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 322e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 332e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 34c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 3558e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 362e9d39e0SLinJiawei ) 372e9d39e0SLinJiawei } 382e9d39e0SLinJiawei 392e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 402e9d39e0SLinJiawei printRenameInfo(x, y) 412e9d39e0SLinJiawei } 422e9d39e0SLinJiawei 43b034d3b9SLinJiawei val fpFreeList, intFreeList = Module(new FreeList).io 44b034d3b9SLinJiawei val fpRat = Module(new RenameTable(float = true)).io 45b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 46b034d3b9SLinJiawei 473449c769SLinJiawei fpFreeList.redirect := io.redirect 48b034d3b9SLinJiawei intFreeList.redirect := io.redirect 49b034d3b9SLinJiawei 50b424051cSYinan Xu fpRat.redirect := io.redirect 51b424051cSYinan Xu intRat.redirect := io.redirect 52b424051cSYinan Xu fpRat.walkWen := io.roqCommits.isWalk 53b424051cSYinan Xu intRat.walkWen := io.roqCommits.isWalk 54b034d3b9SLinJiawei 55b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 56b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 57b034d3b9SLinJiawei } 58*fe6452fcSYinan Xu def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = { 59*fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 60*fe6452fcSYinan Xu } 61c0bcc0d1SYinan Xu fpFreeList.walk.valid := io.roqCommits.isWalk 62c0bcc0d1SYinan Xu intFreeList.walk.valid := io.roqCommits.isWalk 63*fe6452fcSYinan Xu fpFreeList.walk.bits := PopCount((0 until CommitWidth).map(i => io.roqCommits.valid(i) && needDestRegCommit(true, io.roqCommits.info(i)))) 64*fe6452fcSYinan Xu intFreeList.walk.bits := PopCount((0 until CommitWidth).map(i => io.roqCommits.valid(i) && needDestRegCommit(false, io.roqCommits.info(i)))) 65c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 662438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 672438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 68b034d3b9SLinJiawei 69b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 70b034d3b9SLinJiawei 71b034d3b9SLinJiawei uops.foreach( uop => { 720e9eef65SYinan Xu// uop.brMask := DontCare 730e9eef65SYinan Xu// uop.brTag := DontCare 74b034d3b9SLinJiawei uop.src1State := DontCare 75b034d3b9SLinJiawei uop.src2State := DontCare 76b034d3b9SLinJiawei uop.src3State := DontCare 77b034d3b9SLinJiawei uop.roqIdx := DontCare 786ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 79bc86598fSWilliam Wang uop.lqIdx := DontCare 80bc86598fSWilliam Wang uop.sqIdx := DontCare 81b034d3b9SLinJiawei }) 82b034d3b9SLinJiawei 8399b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 8499b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 85b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 86b424051cSYinan Xu val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk 87b034d3b9SLinJiawei for(i <- 0 until RenameWidth) { 88b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 89b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 900e9eef65SYinan Xu uops(i).brTag := io.in(i).bits.brTag 91b034d3b9SLinJiawei 92567096a6Slinjiawei val inValid = io.in(i).valid 932dcb2daaSLinJiawei 94b034d3b9SLinJiawei // alloc a new phy reg 9599b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 9699b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 972438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 982438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 992438f9ebSYinan Xu 100b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 10158e06390SLinJiawei 102c7054babSLinJiawei // do checkpoints when a branch inst come 1034f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 1044f787118SYinan Xu // fl.cpReqs(i).valid := inValid 1054f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1064f787118SYinan Xu // } 107c7054babSLinJiawei 10899b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1092438f9ebSYinan Xu intFreeList.req.pdests(i), 110c7054babSLinJiawei Mux( 111c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1122438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 113c7054babSLinJiawei ) 114c7054babSLinJiawei ) 115b034d3b9SLinJiawei 116c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 117b034d3b9SLinJiawei io.out(i).bits := uops(i) 118b034d3b9SLinJiawei 119b034d3b9SLinJiawei // write rename table 120b034d3b9SLinJiawei def writeRat(fp: Boolean) = { 121b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 122b034d3b9SLinJiawei val freeList = if(fp) fpFreeList else intFreeList 123b034d3b9SLinJiawei // speculative inst write 124c0bcc0d1SYinan Xu val specWen = freeList.req.allocReqs(i) && freeList.req.canAlloc && freeList.req.doAlloc && !io.roqCommits.isWalk 125b034d3b9SLinJiawei // walk back write 126*fe6452fcSYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i)) 12721e7a6c5SYinan Xu val walkWen = commitDestValid && io.roqCommits.isWalk 128b034d3b9SLinJiawei 129b034d3b9SLinJiawei rat.specWritePorts(i).wen := specWen || walkWen 130*fe6452fcSYinan Xu rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits.info(i).ldest) 131*fe6452fcSYinan Xu rat.specWritePorts(i).wdata := Mux(specWen, freeList.req.pdests(i), io.roqCommits.info(i).old_pdest) 132b034d3b9SLinJiawei 1332e9d39e0SLinJiawei XSInfo(walkWen, 134*fe6452fcSYinan Xu {if(fp) p"fp" else p"int "} + p"walk: " + 13544fc192dSYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n" 1362e9d39e0SLinJiawei ) 1372e9d39e0SLinJiawei 13821e7a6c5SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 139*fe6452fcSYinan Xu rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest 140*fe6452fcSYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest 141b034d3b9SLinJiawei 1422e9d39e0SLinJiawei XSInfo(rat.archWritePorts(i).wen, 1432dcb2daaSLinJiawei {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 1442e9d39e0SLinJiawei p" pdest:${rat.archWritePorts(i).wdata}\n" 1452e9d39e0SLinJiawei ) 1462e9d39e0SLinJiawei 147b034d3b9SLinJiawei freeList.deallocReqs(i) := rat.archWritePorts(i).wen 148*fe6452fcSYinan Xu freeList.deallocPregs(i) := io.roqCommits.info(i).old_pdest 149b034d3b9SLinJiawei 150b034d3b9SLinJiawei } 151b034d3b9SLinJiawei 152b034d3b9SLinJiawei writeRat(fp = false) 153b034d3b9SLinJiawei writeRat(fp = true) 154b034d3b9SLinJiawei 155b034d3b9SLinJiawei // read rename table 156b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 157b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 158b034d3b9SLinJiawei val srcCnt = lsrcList.size 159b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 160b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 161b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 162b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 163b034d3b9SLinJiawei if(k != srcCnt){ 164b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 165b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 166b034d3b9SLinJiawei } else { 167b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 168b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 169b034d3b9SLinJiawei } 170b034d3b9SLinJiawei } 171b034d3b9SLinJiawei (psrcVec, old_pdest) 172b034d3b9SLinJiawei } 173b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 174b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 175b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 176b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 177b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1783449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 179b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 180b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 181b034d3b9SLinJiawei } 182b034d3b9SLinJiawei 18399b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 18499b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 18599b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 18699b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 18799b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp 18899b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg 18999b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1 19099b8dc2cSYinan Xu }).reverse) 19199b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 19299b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp 19399b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg 19499b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2 19599b8dc2cSYinan Xu }).reverse) 19699b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 19799b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp 19899b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg 19999b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3 20099b8dc2cSYinan Xu }).reverse) 20199b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 20299b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 20399b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 20499b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 20599b8dc2cSYinan Xu }).reverse) 20699b8dc2cSYinan Xu } 2075844fcf0SLinJiawei} 208