xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision f6e3bebe6b0cbe58033ad4093b9c836b42568f18)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.rename
185844fcf0SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility._
233b739f49SXuan Huimport utils._
243b739f49SXuan Huimport xiangshan._
2589cc69c1STang Haojinimport xiangshan.backend.Bundles.{DecodedInst, DynInst}
26765e58c6Ssinsanctionimport xiangshan.backend.decode.{FusionDecodeInfo, ImmUnion, Imm_I, Imm_LUI_LOAD, Imm_U}
27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
2870224bf6SYinan Xuimport xiangshan.backend.rename.freelist._
29c3f16425Sxiaofeibao-xjtuimport xiangshan.backend.rob.{RobEnqIO, RobPtr}
30980c1bc3SWilliam Wangimport xiangshan.mem.mdp._
318daac0bfSxiaofeibao-xjtuimport xiangshan.ExceptionNO._
3299b8dc2cSYinan Xu
33ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
34d6f9198fSXuan Hu
35d6f9198fSXuan Hu  // params alias
3698639abbSXuan Hu  private val numRegSrc = backendParams.numRegSrc
37d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
385718c384SHaojin Tang  private val numVecRatPorts = numVecRegSrc
3998639abbSXuan Hu
4098639abbSXuan Hu  println(s"[Rename] numRegSrc: $numRegSrc")
4198639abbSXuan Hu
425844fcf0SLinJiawei  val io = IO(new Bundle() {
435844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
446b102a39SHaojin Tang    val rabCommits = Input(new RabCommitIO)
457fa2c198SYinan Xu    // from decode
463b739f49SXuan Hu    val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst)))
47a0db5a4bSYinan Xu    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
48980c1bc3SWilliam Wang    // ssit read result
49980c1bc3SWilliam Wang    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
50980c1bc3SWilliam Wang    // waittable read result
51980c1bc3SWilliam Wang    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
527fa2c198SYinan Xu    // to rename table
535718c384SHaojin Tang    val intReadPorts = Vec(RenameWidth, Vec(2, Input(UInt(PhyRegIdxWidth.W))))
545718c384SHaojin Tang    val fpReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
55d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, Input(UInt(PhyRegIdxWidth.W))))
56368cbcecSxiaofeibao    val v0ReadPorts = Vec(RenameWidth, Vec(1, Input(UInt(PhyRegIdxWidth.W))))
57368cbcecSxiaofeibao    val vlReadPorts = Vec(RenameWidth, Vec(1, Input(UInt(PhyRegIdxWidth.W))))
587fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
597fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
60deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
61368cbcecSxiaofeibao    val v0RenamePorts = Vec(RenameWidth, Output(new RatWritePort))
62368cbcecSxiaofeibao    val vlRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
63dcf3a679STang Haojin    // from rename table
64780712aaSxiaofeibao-xjtu    val int_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
65780712aaSxiaofeibao-xjtu    val fp_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
66780712aaSxiaofeibao-xjtu    val vec_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
67368cbcecSxiaofeibao    val v0_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
68368cbcecSxiaofeibao    val vl_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
69780712aaSxiaofeibao-xjtu    val int_need_free = Vec(RabCommitWidth, Input(Bool()))
7057c4f8d6SLinJiawei    // to dispatch1
713b739f49SXuan Hu    val out = Vec(RenameWidth, DecoupledIO(new DynInst))
72fa7f2c26STang Haojin    // for snapshots
73fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
74c4b56310SHaojin Tang    val snptLastEnq = Flipped(ValidIO(new RobPtr))
75bb7e6e3aSxiaofeibao-xjtu    val snptIsFull= Input(Bool())
76ccfddc82SHaojin Tang    // debug arch ports
77b7d9e8d5Sxiaofeibao-xjtu    val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
78b7d9e8d5Sxiaofeibao-xjtu    val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
79368cbcecSxiaofeibao    val debug_vec_rat = if (backendParams.debugEn) Some(Vec(31, Input(UInt(PhyRegIdxWidth.W)))) else None
80d1e473c9Sxiaofeibao    val debug_v0_rat = if (backendParams.debugEn) Some(Vec(1, Input(UInt(PhyRegIdxWidth.W)))) else None
81d1e473c9Sxiaofeibao    val debug_vl_rat = if (backendParams.debugEn) Some(Vec(1, Input(UInt(PhyRegIdxWidth.W)))) else None
82d2b20d1aSTang Haojin    // perf only
83d2b20d1aSTang Haojin    val stallReason = new Bundle {
84d2b20d1aSTang Haojin      val in = Flipped(new StallReasonIO(RenameWidth))
85d2b20d1aSTang Haojin      val out = new StallReasonIO(RenameWidth)
86d2b20d1aSTang Haojin    }
875844fcf0SLinJiawei  })
88b034d3b9SLinJiawei
896374b1d6SXuan Hu  // io alias
906374b1d6SXuan Hu  private val dispatchCanAcc = io.out.head.ready
916374b1d6SXuan Hu
9289cc69c1STang Haojin  val compressUnit = Module(new CompressUnit())
938b8e745dSYikeZhou  // create free list and rat
9439c59369SXuan Hu  val intFreeList = Module(new MEFreeList(IntPhyRegs))
954eebf274Ssinsanction  val fpFreeList = Module(new StdFreeList(FpPhyRegs - FpLogicRegs, FpLogicRegs, Reg_F))
96d1e473c9Sxiaofeibao  val vecFreeList = Module(new StdFreeList(VfPhyRegs - VecLogicRegs, VecLogicRegs, Reg_V, 31))
97d1e473c9Sxiaofeibao  val v0FreeList = Module(new StdFreeList(V0PhyRegs - V0LogicRegs, V0LogicRegs, Reg_V0, 1))
98d1e473c9Sxiaofeibao  val vlFreeList = Module(new StdFreeList(VlPhyRegs - VlLogicRegs, VlLogicRegs, Reg_Vl, 1))
99368cbcecSxiaofeibao
1008b8e745dSYikeZhou
1016b102a39SHaojin Tang  intFreeList.io.commit    <> io.rabCommits
102b7d9e8d5Sxiaofeibao-xjtu  intFreeList.io.debug_rat.foreach(_ <> io.debug_int_rat.get)
1036b102a39SHaojin Tang  fpFreeList.io.commit     <> io.rabCommits
104b7d9e8d5Sxiaofeibao-xjtu  fpFreeList.io.debug_rat.foreach(_ <> io.debug_fp_rat.get)
1054eebf274Ssinsanction  vecFreeList.io.commit    <> io.rabCommits
1064eebf274Ssinsanction  vecFreeList.io.debug_rat.foreach(_ <> io.debug_vec_rat.get)
107368cbcecSxiaofeibao  v0FreeList.io.commit <> io.rabCommits
108368cbcecSxiaofeibao  v0FreeList.io.debug_rat.foreach(_ <> io.debug_v0_rat.get)
109368cbcecSxiaofeibao  vlFreeList.io.commit <> io.rabCommits
110368cbcecSxiaofeibao  vlFreeList.io.debug_rat.foreach(_ <> io.debug_vl_rat.get)
111ccfddc82SHaojin Tang
1129aca92b9SYinan Xu  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
1133b739f49SXuan Hu  def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match {
1143b739f49SXuan Hu    case Reg_I => x.rfWen && x.ldest =/= 0.U
1153b739f49SXuan Hu    case Reg_F => x.fpWen
1163b739f49SXuan Hu    case Reg_V => x.vecWen
117368cbcecSxiaofeibao    case Reg_V0 => x.v0Wen
118368cbcecSxiaofeibao    case Reg_Vl => x.vlWen
119b034d3b9SLinJiawei  }
1206b102a39SHaojin Tang  def needDestRegCommit[T <: RabCommitInfo](reg_t: RegType, x: T): Bool = {
1213b739f49SXuan Hu    reg_t match {
1223b739f49SXuan Hu      case Reg_I => x.rfWen
1233b739f49SXuan Hu      case Reg_F => x.fpWen
1243b739f49SXuan Hu      case Reg_V => x.vecWen
125368cbcecSxiaofeibao      case Reg_V0 => x.v0Wen
126368cbcecSxiaofeibao      case Reg_Vl => x.vlWen
127fe6452fcSYinan Xu    }
128deb6421eSHaojin Tang  }
1296b102a39SHaojin Tang  def needDestRegWalk[T <: RabCommitInfo](reg_t: RegType, x: T): Bool = {
1303b739f49SXuan Hu    reg_t match {
1313b739f49SXuan Hu      case Reg_I => x.rfWen && x.ldest =/= 0.U
1323b739f49SXuan Hu      case Reg_F => x.fpWen
1333b739f49SXuan Hu      case Reg_V => x.vecWen
134368cbcecSxiaofeibao      case Reg_V0 => x.v0Wen
135368cbcecSxiaofeibao      case Reg_Vl => x.vlWen
1363b739f49SXuan Hu    }
137ccfddc82SHaojin Tang  }
1388b8e745dSYikeZhou
1394eebf274Ssinsanction  // connect [redirect + walk] ports for fp & vec & int free list
140368cbcecSxiaofeibao  Seq(fpFreeList, vecFreeList, intFreeList, v0FreeList, vlFreeList).foreach { case fl =>
14170224bf6SYinan Xu    fl.io.redirect := io.redirect.valid
1426b102a39SHaojin Tang    fl.io.walk := io.rabCommits.isWalk
1434efb89cbSYikeZhou  }
1444eebf274Ssinsanction  // only when all free list and dispatch1 has enough space can we do allocation
145ccfddc82SHaojin Tang  // when isWalk, freelist can definitely allocate
146368cbcecSxiaofeibao  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
147368cbcecSxiaofeibao  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
148368cbcecSxiaofeibao  vecFreeList.io.doAllocate := intFreeList.io.canAllocate && fpFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
149368cbcecSxiaofeibao  v0FreeList.io.doAllocate := intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && vlFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
150368cbcecSxiaofeibao  vlFreeList.io.doAllocate := intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
1515eb4af5bSYikeZhou
1524eebf274Ssinsanction  //           dispatch1 ready ++ float point free list ready ++ int free list ready ++ vec free list ready     ++ not walk
153368cbcecSxiaofeibao  val canOut = dispatchCanAcc && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !io.rabCommits.isWalk
1545eb4af5bSYikeZhou
15589cc69c1STang Haojin  compressUnit.io.in.zip(io.in).foreach{ case(sink, source) =>
15689cc69c1STang Haojin    sink.valid := source.valid
15789cc69c1STang Haojin    sink.bits := source.bits
15889cc69c1STang Haojin  }
15989cc69c1STang Haojin  val needRobFlags = compressUnit.io.out.needRobFlags
16089cc69c1STang Haojin  val instrSizesVec = compressUnit.io.out.instrSizes
16189cc69c1STang Haojin  val compressMasksVec = compressUnit.io.out.masks
162b034d3b9SLinJiawei
1639aca92b9SYinan Xu  // speculatively assign the instruction with an robIdx
16489cc69c1STang Haojin  val validCount = PopCount(io.in.zip(needRobFlags).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag}) // number of instructions waiting to enter rob (from decode)
1659aca92b9SYinan Xu  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
1665f8b6c9eSsinceforYy  val lastCycleMisprediction = GatedValidRegNext(io.redirect.valid && !io.redirect.bits.flushItself())
167f4b2089aSYinan Xu  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
1689aca92b9SYinan Xu         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
169ac78003fSzhanglyGit           Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
170f4b2089aSYinan Xu                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
1719aca92b9SYinan Xu  robIdxHead := robIdxHeadNext
172588ceab5SYinan Xu
17300ad41d0SYinan Xu  /**
17400ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
17500ad41d0SYinan Xu    */
1763b739f49SXuan Hu  val uops = Wire(Vec(RenameWidth, new DynInst))
177b034d3b9SLinJiawei  uops.foreach( uop => {
178a7a8a6ccSHaojin Tang    uop.srcState      := DontCare
1797cef916fSYinan Xu    uop.debugInfo     := DontCare
180bc86598fSWilliam Wang    uop.lqIdx         := DontCare
181bc86598fSWilliam Wang    uop.sqIdx         := DontCare
1823b739f49SXuan Hu    uop.waitForRobIdx := DontCare
1833b739f49SXuan Hu    uop.singleStep    := DontCare
184fa7f2c26STang Haojin    uop.snapshot      := DontCare
18513551487SzhanglyGit    uop.srcLoadDependency := DontCare
186f3a9fb05SAnzo    uop.numLsElem       :=  DontCare
1878daac0bfSxiaofeibao-xjtu    uop.hasException  :=  DontCare
188b034d3b9SLinJiawei  })
189b034d3b9SLinJiawei
190deb6421eSHaojin Tang  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
19199b8dc2cSYinan Xu  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
19299b8dc2cSYinan Xu  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
193368cbcecSxiaofeibao  val needV0Dest     = Wire(Vec(RenameWidth, Bool()))
194368cbcecSxiaofeibao  val needVlDest     = Wire(Vec(RenameWidth, Bool()))
195b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
196a63155a6SXuan Hu  private val inHeadValid = io.in.head.valid
1978b8e745dSYikeZhou
198c58c2872STang Haojin  val isMove = Wire(Vec(RenameWidth, Bool()))
199c58c2872STang Haojin  isMove zip io.in.map(_.bits) foreach {
200c58c2872STang Haojin    case (move, in) => move := Mux(in.exceptionVec.asUInt.orR, false.B, in.isMove)
201c58c2872STang Haojin  }
2028b8e745dSYikeZhou
203ccfddc82SHaojin Tang  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
2043b739f49SXuan Hu  val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
2053b739f49SXuan Hu  val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
206368cbcecSxiaofeibao  val walkNeedV0Dest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
207368cbcecSxiaofeibao  val walkNeedVlDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
208ccfddc82SHaojin Tang  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
209ccfddc82SHaojin Tang
2108b8e745dSYikeZhou  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
2118b8e745dSYikeZhou  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
212deb6421eSHaojin Tang  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
213368cbcecSxiaofeibao  val v0SpecWen = Wire(Vec(RenameWidth, Bool()))
214368cbcecSxiaofeibao  val vlSpecWen = Wire(Vec(RenameWidth, Bool()))
2158b8e745dSYikeZhou
216ccfddc82SHaojin Tang  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
217ccfddc82SHaojin Tang
218ccfddc82SHaojin Tang  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
219ccfddc82SHaojin Tang
2208b8e745dSYikeZhou  // uop calculation
221b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
2220c01a27aSHaojin Tang    (uops(i): Data).waiveAll :<= (io.in(i).bits: Data).waiveAll
223b034d3b9SLinJiawei
224980c1bc3SWilliam Wang    // update cf according to ssit result
2253b739f49SXuan Hu    uops(i).storeSetHit := io.ssit(i).valid
2263b739f49SXuan Hu    uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
2273b739f49SXuan Hu    uops(i).ssid := io.ssit(i).ssid
228980c1bc3SWilliam Wang
229980c1bc3SWilliam Wang    // update cf according to waittable result
2303b739f49SXuan Hu    uops(i).loadWaitBit := io.waittable(i)
231980c1bc3SWilliam Wang
2323b739f49SXuan Hu    uops(i).replayInst := false.B // set by IQ or MemQ
2334eebf274Ssinsanction    // alloc a new phy reg
234368cbcecSxiaofeibao    needV0Dest(i) := io.in(i).valid && needDestReg(Reg_V0, io.in(i).bits)
235368cbcecSxiaofeibao    needVlDest(i) := io.in(i).valid && needDestReg(Reg_Vl, io.in(i).bits)
236ac78003fSzhanglyGit    needVecDest(i) := io.in(i).valid && needDestReg(Reg_V, io.in(i).bits)
237ac78003fSzhanglyGit    needFpDest(i) := io.in(i).valid && needDestReg(Reg_F, io.in(i).bits)
238ac78003fSzhanglyGit    needIntDest(i) := io.in(i).valid && needDestReg(Reg_I, io.in(i).bits)
239780712aaSxiaofeibao-xjtu    if (i < RabCommitWidth) {
2406b102a39SHaojin Tang      walkNeedIntDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_I, io.rabCommits.info(i))
2416b102a39SHaojin Tang      walkNeedFpDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_F, io.rabCommits.info(i))
2426b102a39SHaojin Tang      walkNeedVecDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_V, io.rabCommits.info(i))
243368cbcecSxiaofeibao      walkNeedV0Dest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_V0, io.rabCommits.info(i))
244368cbcecSxiaofeibao      walkNeedVlDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_Vl, io.rabCommits.info(i))
2456b102a39SHaojin Tang      walkIsMove(i) := io.rabCommits.info(i).isMove
246ccfddc82SHaojin Tang    }
2474eebf274Ssinsanction    fpFreeList.io.allocateReq(i) := needFpDest(i)
2484eebf274Ssinsanction    fpFreeList.io.walkReq(i) := walkNeedFpDest(i)
2494eebf274Ssinsanction    vecFreeList.io.allocateReq(i) := needVecDest(i)
2504eebf274Ssinsanction    vecFreeList.io.walkReq(i) := walkNeedVecDest(i)
251368cbcecSxiaofeibao    v0FreeList.io.allocateReq(i) := needV0Dest(i)
252368cbcecSxiaofeibao    v0FreeList.io.walkReq(i) := walkNeedV0Dest(i)
253368cbcecSxiaofeibao    vlFreeList.io.allocateReq(i) := needVlDest(i)
254368cbcecSxiaofeibao    vlFreeList.io.walkReq(i) := walkNeedVlDest(i)
255dcf3a679STang Haojin    intFreeList.io.allocateReq(i) := needIntDest(i) && !isMove(i)
256dcf3a679STang Haojin    intFreeList.io.walkReq(i) := walkNeedIntDest(i) && !walkIsMove(i)
2572438f9ebSYinan Xu
2588b8e745dSYikeZhou    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
259ac78003fSzhanglyGit    io.in(i).ready := !hasValid || canOut
26058e06390SLinJiawei
26189cc69c1STang Haojin    uops(i).robIdx := robIdxHead + PopCount(io.in.zip(needRobFlags).take(i).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag})
26289cc69c1STang Haojin    uops(i).instrSize := instrSizesVec(i)
26389cc69c1STang Haojin    when(isMove(i)) {
26489cc69c1STang Haojin      uops(i).numUops := 0.U
2653235a9d8SZiyue-Zhang      uops(i).numWB := 0.U
26689cc69c1STang Haojin    }
26789cc69c1STang Haojin    if (i > 0) {
26889cc69c1STang Haojin      when(!needRobFlags(i - 1)) {
26989cc69c1STang Haojin        uops(i).firstUop := false.B
27089cc69c1STang Haojin        uops(i).ftqPtr := uops(i - 1).ftqPtr
27189cc69c1STang Haojin        uops(i).ftqOffset := uops(i - 1).ftqOffset
27289cc69c1STang Haojin        uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2733235a9d8SZiyue-Zhang        uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
27489cc69c1STang Haojin      }
27589cc69c1STang Haojin    }
27689cc69c1STang Haojin    when(!needRobFlags(i)) {
27789cc69c1STang Haojin      uops(i).lastUop := false.B
27889cc69c1STang Haojin      uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2793235a9d8SZiyue-Zhang      uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
28089cc69c1STang Haojin    }
281f1ba628bSHaojin Tang    uops(i).wfflags := (compressMasksVec(i) & Cat(io.in.map(_.bits.wfflags).reverse)).orR
282f1ba628bSHaojin Tang    uops(i).dirtyFs := (compressMasksVec(i) & Cat(io.in.map(_.bits.fpWen).reverse)).orR
2833af3539fSZiyue Zhang    // vector instructions' uopSplitType cannot be UopSplitType.SCA_SIM
2843af3539fSZiyue Zhang    uops(i).dirtyVs := (compressMasksVec(i) & Cat(io.in.map(_.bits.uopSplitType =/= UopSplitType.SCA_SIM).reverse)).orR
285368cbcecSxiaofeibao    // psrc0,psrc1,psrc2 don't require v0ReadPorts because their srcType can distinguish whether they are V0 or not
286368cbcecSxiaofeibao    uops(i).psrc(0) := Mux1H(uops(i).srcType(0)(2, 0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
287368cbcecSxiaofeibao    uops(i).psrc(1) := Mux1H(uops(i).srcType(1)(2, 0), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
2883b739f49SXuan Hu    uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
289368cbcecSxiaofeibao    uops(i).psrc(3) := io.v0ReadPorts(i)(0)
290368cbcecSxiaofeibao    uops(i).psrc(4) := io.vlReadPorts(i)(0)
291f5710817SXuan Hu
292a0db5a4bSYinan Xu    // int psrc2 should be bypassed from next instruction if it is fused
293a0db5a4bSYinan Xu    if (i < RenameWidth - 1) {
294a0db5a4bSYinan Xu      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
295a0db5a4bSYinan Xu        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
296a0db5a4bSYinan Xu      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
297a0db5a4bSYinan Xu        uops(i).psrc(1) := 0.U
298a0db5a4bSYinan Xu      }
299a0db5a4bSYinan Xu    }
30070224bf6SYinan Xu    uops(i).eliminatedMove := isMove(i)
3018b8e745dSYikeZhou
3028b8e745dSYikeZhou    // update pdest
303ac78003fSzhanglyGit    uops(i).pdest := MuxCase(0.U, Seq(
304ac78003fSzhanglyGit      needIntDest(i)    ->  intFreeList.io.allocatePhyReg(i),
3054eebf274Ssinsanction      needFpDest(i)     ->  fpFreeList.io.allocatePhyReg(i),
3064eebf274Ssinsanction      needVecDest(i)    ->  vecFreeList.io.allocatePhyReg(i),
307368cbcecSxiaofeibao      needV0Dest(i)    ->  v0FreeList.io.allocatePhyReg(i),
308368cbcecSxiaofeibao      needVlDest(i)    ->  vlFreeList.io.allocatePhyReg(i),
3093b739f49SXuan Hu    ))
3108b8e745dSYikeZhou
311ebb8ebf8SYinan Xu    // Assign performance counters
312ebb8ebf8SYinan Xu    uops(i).debugInfo.renameTime := GTimer()
313ebb8ebf8SYinan Xu
314368cbcecSxiaofeibao    io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !io.rabCommits.isWalk
315ebb8ebf8SYinan Xu    io.out(i).bits := uops(i)
3163b739f49SXuan Hu    // Todo: move these shit in decode stage
317f025d715SYinan Xu    // dirty code for fence. The lsrc is passed by imm.
3183b739f49SXuan Hu    when (io.out(i).bits.fuType === FuType.fence.U) {
3193b739f49SXuan Hu      io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0))
320a020ce37SYinan Xu    }
321d91483a6Sfdy
322f025d715SYinan Xu    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
323621007d9SXuan Hu//    when (io.in(i).bits.isSoftPrefetch) {
324621007d9SXuan Hu//      io.out(i).bits.fuType := FuType.ldu.U
325621007d9SXuan Hu//      io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
326621007d9SXuan Hu//      io.out(i).bits.selImm := SelImm.IMM_S
327621007d9SXuan Hu//      io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W))
328621007d9SXuan Hu//    }
329ebb8ebf8SYinan Xu
330765e58c6Ssinsanction    // dirty code for lui+addi(w) fusion
331765e58c6Ssinsanction    if (i < RenameWidth - 1) {
332765e58c6Ssinsanction      val fused_lui32 = io.in(i).bits.selImm === SelImm.IMM_LUI32 && io.in(i).bits.fuType === FuType.alu.U
333765e58c6Ssinsanction      when (fused_lui32) {
334765e58c6Ssinsanction        val lui_imm = io.in(i).bits.imm(19, 0)
335765e58c6Ssinsanction        val add_imm = io.in(i + 1).bits.imm(11, 0)
33649f433deSXuan Hu        require(io.out(i).bits.imm.getWidth >= lui_imm.getWidth + add_imm.getWidth)
33749f433deSXuan Hu        io.out(i).bits.imm := Cat(lui_imm, add_imm)
338765e58c6Ssinsanction      }
339765e58c6Ssinsanction    }
340765e58c6Ssinsanction
3418b8e745dSYikeZhou    // write speculative rename table
34239d3280eSYikeZhou    // we update rat later inside commit code
3436b102a39SHaojin Tang    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
3446b102a39SHaojin Tang    fpSpecWen(i)  := needFpDest(i)  && fpFreeList.io.canAllocate  && fpFreeList.io.doAllocate  && !io.rabCommits.isWalk && !io.redirect.valid
3454eebf274Ssinsanction    vecSpecWen(i) := needVecDest(i) && vecFreeList.io.canAllocate && vecFreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
346368cbcecSxiaofeibao    v0SpecWen(i) := needV0Dest(i) && v0FreeList.io.canAllocate && v0FreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
347368cbcecSxiaofeibao    vlSpecWen(i) := needVlDest(i) && vlFreeList.io.canAllocate && vlFreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
348ac78003fSzhanglyGit
34970224bf6SYinan Xu
350780712aaSxiaofeibao-xjtu    if (i < RabCommitWidth) {
351ccfddc82SHaojin Tang      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
3526b102a39SHaojin Tang      walkPdest(i) := io.rabCommits.info(i).pdest
353ccfddc82SHaojin Tang    } else {
354ccfddc82SHaojin Tang      walkPdest(i) := io.out(i).bits.pdest
355ccfddc82SHaojin Tang    }
356b034d3b9SLinJiawei  }
357b034d3b9SLinJiawei
35870224bf6SYinan Xu  /**
35970224bf6SYinan Xu    * How to set psrc:
36070224bf6SYinan Xu    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
36170224bf6SYinan Xu    * - default: psrc from RAT
36270224bf6SYinan Xu    * How to set pdest:
36370224bf6SYinan Xu    * - Mux(isMove, psrc, pdest_from_freelist).
36470224bf6SYinan Xu    *
36570224bf6SYinan Xu    * The critical path of rename lies here:
36670224bf6SYinan Xu    * When move elimination is enabled, we need to update the rat with psrc.
36770224bf6SYinan Xu    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
36870224bf6SYinan Xu    *
36970224bf6SYinan Xu    * If we expand these logic for pdest(N):
37070224bf6SYinan Xu    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
37170224bf6SYinan Xu    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
37270224bf6SYinan Xu    *                           Mux(bypass(N, N - 2), pdest(N - 2),
37370224bf6SYinan Xu    *                           ...
37470224bf6SYinan Xu    *                           Mux(bypass(N, 0),     pdest(0),
37570224bf6SYinan Xu    *                                                 rat_out(N))...)),
37670224bf6SYinan Xu    *                           freelist_out(N))
37770224bf6SYinan Xu    */
37870224bf6SYinan Xu  // a simple functional model for now
37970224bf6SYinan Xu  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
3803b739f49SXuan Hu
3813b739f49SXuan Hu  // psrc(n) + pdest(1)
38298639abbSXuan Hu  val bypassCond: Vec[MixedVec[UInt]] = Wire(Vec(numRegSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
38398639abbSXuan Hu  require(io.in(0).bits.srcType.size == io.in(0).bits.numSrc)
38498639abbSXuan Hu  private val pdestLoc = io.in.head.bits.srcType.size // 2 vector src: v0, vl&vtype
3853b739f49SXuan Hu  println(s"[Rename] idx of pdest in bypassCond $pdestLoc")
38699b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
387368cbcecSxiaofeibao    val v0Cond = io.in(i).bits.srcType.zipWithIndex.map{ case (s, i) =>
388368cbcecSxiaofeibao      if (i == 3) (s === SrcType.vp) || (s === SrcType.v0)
389368cbcecSxiaofeibao      else false.B
390368cbcecSxiaofeibao    } :+ needV0Dest(i)
391368cbcecSxiaofeibao    val vlCond = io.in(i).bits.srcType.zipWithIndex.map{ case (s, i) =>
392368cbcecSxiaofeibao      if (i == 4) s === SrcType.vp
393368cbcecSxiaofeibao      else false.B
394368cbcecSxiaofeibao    } :+ needVlDest(i)
39598639abbSXuan Hu    val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) :+ needVecDest(i)
39698639abbSXuan Hu    val fpCond  = io.in(i).bits.srcType.map(_ === SrcType.fp) :+ needFpDest(i)
39798639abbSXuan Hu    val intCond = io.in(i).bits.srcType.map(_ === SrcType.xp) :+ needIntDest(i)
39898639abbSXuan Hu    val target = io.in(i).bits.lsrc :+ io.in(i).bits.ldest
399368cbcecSxiaofeibao    for ((((((cond1, (condV0, condVl)), cond2), cond3), t), j) <- vecCond.zip(v0Cond.zip(vlCond)).zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
40070224bf6SYinan Xu      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
4013b739f49SXuan Hu        val indexMatch = in.bits.ldest === t
402deb6421eSHaojin Tang        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
403368cbcecSxiaofeibao        val v0vlMatch = condV0 && needV0Dest(j) || condVl && needVlDest(j)
404368cbcecSxiaofeibao        indexMatch && writeMatch || v0vlMatch
40570224bf6SYinan Xu      }
40670224bf6SYinan Xu      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
40770224bf6SYinan Xu    }
40870224bf6SYinan Xu    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
40970224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
41070224bf6SYinan Xu    }
41170224bf6SYinan Xu    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
41270224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
41370224bf6SYinan Xu    }
41470224bf6SYinan Xu    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
41570224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
41670224bf6SYinan Xu    }
417a7a8a6ccSHaojin Tang    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
418a7a8a6ccSHaojin Tang      (z, next) => Mux(next._2, next._1, z)
419a7a8a6ccSHaojin Tang    }
420996aacc9SXuan Hu    io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).psrc(4)) {
4213b739f49SXuan Hu      (z, next) => Mux(next._2, next._1, z)
4223b739f49SXuan Hu    }
42370224bf6SYinan Xu    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
424fd7603d9SYinan Xu
4253b739f49SXuan Hu    // Todo: better implementation for fields reuse
426fd7603d9SYinan Xu    // For fused-lui-load, load.src(0) is replaced by the imm.
4273b739f49SXuan Hu    val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc
4283b739f49SXuan Hu    val this_is_load = io.in(i).bits.fuType === FuType.ldu.U
4293b739f49SXuan Hu    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0)
430f4dcd9fcSsinsanction    val fused_lui_load = last_is_lui && this_is_load && lui_to_load
431fd7603d9SYinan Xu    when (fused_lui_load) {
43249f433deSXuan Hu      // The first LOAD operand (base address) is replaced by LUI-imm and stored in imm
43349f433deSXuan Hu      val lui_imm = io.in(i - 1).bits.imm(ImmUnion.U.len - 1, 0)
43449f433deSXuan Hu      val ld_imm = io.in(i).bits.imm(ImmUnion.I.len - 1, 0)
43549f433deSXuan Hu      require(io.out(i).bits.imm.getWidth >= lui_imm.getWidth + ld_imm.getWidth)
4363b739f49SXuan Hu      io.out(i).bits.srcType(0) := SrcType.imm
43749f433deSXuan Hu      io.out(i).bits.imm := Cat(lui_imm, ld_imm)
438fd7603d9SYinan Xu    }
439fd7603d9SYinan Xu
440b034d3b9SLinJiawei  }
44100ad41d0SYinan Xu
442c4b56310SHaojin Tang  val genSnapshot = Cat(io.out.map(out => out.fire && out.bits.snapshot)).orR
443bb7e6e3aSxiaofeibao-xjtu  val lastCycleCreateSnpt = RegInit(false.B)
444bb7e6e3aSxiaofeibao-xjtu  lastCycleCreateSnpt := genSnapshot && !io.snptIsFull
445bb7e6e3aSxiaofeibao-xjtu  val sameSnptDistance = (RobCommitWidth * 4).U
446bb7e6e3aSxiaofeibao-xjtu  // notInSameSnpt: 1.robidxHead - snapLastEnq >= sameSnptDistance 2.no snap
447bb7e6e3aSxiaofeibao-xjtu  val notInSameSnpt = GatedValidRegNext(distanceBetween(robIdxHeadNext, io.snptLastEnq.bits) >= sameSnptDistance || !io.snptLastEnq.valid)
448bb7e6e3aSxiaofeibao-xjtu  val allowSnpt = if (EnableRenameSnapshot) notInSameSnpt && !lastCycleCreateSnpt && io.in.head.bits.firstUop else false.B
449c4b56310SHaojin Tang  io.out.zip(io.in).foreach{ case (out, in) => out.bits.snapshot := allowSnpt && (!in.bits.preDecodeInfo.notCFI || FuType.isJump(in.bits.fuType)) && in.fire }
4508daac0bfSxiaofeibao-xjtu  io.out.map{ x =>
4518daac0bfSxiaofeibao-xjtu    x.bits.hasException := Cat(selectFrontend(x.bits.exceptionVec) :+ x.bits.exceptionVec(illegalInstr) :+ x.bits.exceptionVec(virtualInstr)).orR || x.bits.trigger.getFrontendCanFire
4528daac0bfSxiaofeibao-xjtu  }
453780712aaSxiaofeibao-xjtu  if(backendParams.debugEn){
454780712aaSxiaofeibao-xjtu    dontTouch(robIdxHeadNext)
455780712aaSxiaofeibao-xjtu    dontTouch(notInSameSnpt)
456780712aaSxiaofeibao-xjtu    dontTouch(genSnapshot)
457fa7f2c26STang Haojin  }
458fa7f2c26STang Haojin  intFreeList.io.snpt := io.snpt
459fa7f2c26STang Haojin  fpFreeList.io.snpt := io.snpt
4604eebf274Ssinsanction  vecFreeList.io.snpt := io.snpt
461368cbcecSxiaofeibao  v0FreeList.io.snpt := io.snpt
462368cbcecSxiaofeibao  vlFreeList.io.snpt := io.snpt
463c4b56310SHaojin Tang  intFreeList.io.snpt.snptEnq := genSnapshot
464c4b56310SHaojin Tang  fpFreeList.io.snpt.snptEnq := genSnapshot
4654eebf274Ssinsanction  vecFreeList.io.snpt.snptEnq := genSnapshot
466368cbcecSxiaofeibao  v0FreeList.io.snpt.snptEnq := genSnapshot
467368cbcecSxiaofeibao  vlFreeList.io.snpt.snptEnq := genSnapshot
468fa7f2c26STang Haojin
46900ad41d0SYinan Xu  /**
47000ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
47100ad41d0SYinan Xu    */
472780712aaSxiaofeibao-xjtu  for (i <- 0 until RabCommitWidth) {
4736b102a39SHaojin Tang    val commitValid = io.rabCommits.isCommit && io.rabCommits.commitValid(i)
4746b102a39SHaojin Tang    val walkValid = io.rabCommits.isWalk && io.rabCommits.walkValid(i)
47500ad41d0SYinan Xu
476deb6421eSHaojin Tang    // I. RAT Update
4777fa2c198SYinan Xu    // When redirect happens (mis-prediction), don't update the rename table
478deb6421eSHaojin Tang    io.intRenamePorts(i).wen  := intSpecWen(i)
4793b739f49SXuan Hu    io.intRenamePorts(i).addr := uops(i).ldest
480deb6421eSHaojin Tang    io.intRenamePorts(i).data := io.out(i).bits.pdest
4818b8e745dSYikeZhou
482deb6421eSHaojin Tang    io.fpRenamePorts(i).wen  := fpSpecWen(i)
4833b739f49SXuan Hu    io.fpRenamePorts(i).addr := uops(i).ldest
484deb6421eSHaojin Tang    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
485deb6421eSHaojin Tang
486deb6421eSHaojin Tang    io.vecRenamePorts(i).wen := vecSpecWen(i)
4873b739f49SXuan Hu    io.vecRenamePorts(i).addr := uops(i).ldest
4884eebf274Ssinsanction    io.vecRenamePorts(i).data := vecFreeList.io.allocatePhyReg(i)
489deb6421eSHaojin Tang
490368cbcecSxiaofeibao    io.v0RenamePorts(i).wen := v0SpecWen(i)
491368cbcecSxiaofeibao    io.v0RenamePorts(i).addr := uops(i).ldest
492368cbcecSxiaofeibao    io.v0RenamePorts(i).data := v0FreeList.io.allocatePhyReg(i)
493368cbcecSxiaofeibao
494368cbcecSxiaofeibao    io.vlRenamePorts(i).wen := vlSpecWen(i)
495368cbcecSxiaofeibao    io.vlRenamePorts(i).addr := uops(i).ldest
496368cbcecSxiaofeibao    io.vlRenamePorts(i).data := vlFreeList.io.allocatePhyReg(i)
497368cbcecSxiaofeibao
498deb6421eSHaojin Tang    // II. Free List Update
499dcf3a679STang Haojin    intFreeList.io.freeReq(i) := io.int_need_free(i)
500dcf3a679STang Haojin    intFreeList.io.freePhyReg(i) := RegNext(io.int_old_pdest(i))
5014eebf274Ssinsanction    fpFreeList.io.freeReq(i)  := GatedValidRegNext(commitValid && needDestRegCommit(Reg_F, io.rabCommits.info(i)))
5027042bac3Ssinsanction    fpFreeList.io.freePhyReg(i) := io.fp_old_pdest(i)
5034eebf274Ssinsanction    vecFreeList.io.freeReq(i)  := GatedValidRegNext(commitValid && needDestRegCommit(Reg_V, io.rabCommits.info(i)))
5047042bac3Ssinsanction    vecFreeList.io.freePhyReg(i) := io.vec_old_pdest(i)
505368cbcecSxiaofeibao    v0FreeList.io.freeReq(i) := GatedValidRegNext(commitValid && needDestRegCommit(Reg_V0, io.rabCommits.info(i)))
506*f6e3bebeSxiaofeibao    v0FreeList.io.freePhyReg(i) := io.v0_old_pdest(i)
507368cbcecSxiaofeibao    vlFreeList.io.freeReq(i) := GatedValidRegNext(commitValid && needDestRegCommit(Reg_Vl, io.rabCommits.info(i)))
508*f6e3bebeSxiaofeibao    vlFreeList.io.freePhyReg(i) := io.vl_old_pdest(i)
5098b8e745dSYikeZhou  }
5108b8e745dSYikeZhou
5118b8e745dSYikeZhou  /*
51270224bf6SYinan Xu  Debug and performance counters
5138b8e745dSYikeZhou   */
5143b739f49SXuan Hu  def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = {
5153b739f49SXuan Hu    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " +
5163b739f49SXuan Hu      p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
5173b739f49SXuan Hu      p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
5183b739f49SXuan Hu      p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
519c61abc0cSXuan Hu      p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest}\n"
5208b8e745dSYikeZhou    )
5218b8e745dSYikeZhou  }
5228b8e745dSYikeZhou
5238b8e745dSYikeZhou  for ((x,y) <- io.in.zip(io.out)) {
5248b8e745dSYikeZhou    printRenameInfo(x, y)
5258b8e745dSYikeZhou  }
5268b8e745dSYikeZhou
52742bcc716Sxiaofeibao-xjtu  io.out.map { case x =>
52842bcc716Sxiaofeibao-xjtu    when(x.valid && x.bits.rfWen){
52942bcc716Sxiaofeibao-xjtu      assert(x.bits.ldest =/= 0.U, "rfWen cannot be 1 when Int regfile ldest is 0")
53042bcc716Sxiaofeibao-xjtu    }
53142bcc716Sxiaofeibao-xjtu  }
532d2b20d1aSTang Haojin  val debugRedirect = RegEnable(io.redirect.bits, io.redirect.valid)
533d2b20d1aSTang Haojin  // bad speculation
5346b102a39SHaojin Tang  val recStall = io.redirect.valid || io.rabCommits.isWalk
5356b102a39SHaojin Tang  val ctrlRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsCtrl, io.rabCommits.isWalk && debugRedirect.debugIsCtrl)
5366b102a39SHaojin Tang  val mvioRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsMemVio, io.rabCommits.isWalk && debugRedirect.debugIsMemVio)
537d2b20d1aSTang Haojin  val otherRecStall = recStall && !(ctrlRecStall || mvioRecStall)
538d2b20d1aSTang Haojin  XSPerfAccumulate("recovery_stall", recStall)
539d2b20d1aSTang Haojin  XSPerfAccumulate("control_recovery_stall", ctrlRecStall)
540d2b20d1aSTang Haojin  XSPerfAccumulate("mem_violation_recovery_stall", mvioRecStall)
541d2b20d1aSTang Haojin  XSPerfAccumulate("other_recovery_stall", otherRecStall)
542d2b20d1aSTang Haojin  // freelist stall
543d2b20d1aSTang Haojin  val notRecStall = !io.out.head.valid && !recStall
544368cbcecSxiaofeibao  val intFlStall = notRecStall && inHeadValid && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !intFreeList.io.canAllocate
545368cbcecSxiaofeibao  val fpFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !fpFreeList.io.canAllocate
546368cbcecSxiaofeibao  val vecFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !vecFreeList.io.canAllocate
547368cbcecSxiaofeibao  val v0FlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && vlFreeList.io.canAllocate && !v0FreeList.io.canAllocate
548368cbcecSxiaofeibao  val vlFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && !vlFreeList.io.canAllocate
549368cbcecSxiaofeibao  val multiFlStall = notRecStall && inHeadValid && (PopCount(Cat(
550368cbcecSxiaofeibao    !intFreeList.io.canAllocate,
551368cbcecSxiaofeibao    !fpFreeList.io.canAllocate,
552368cbcecSxiaofeibao    !vecFreeList.io.canAllocate,
553368cbcecSxiaofeibao    !v0FreeList.io.canAllocate,
554368cbcecSxiaofeibao    !vlFreeList.io.canAllocate,
555368cbcecSxiaofeibao  )) > 1.U)
556d2b20d1aSTang Haojin  // other stall
557368cbcecSxiaofeibao  val otherStall = notRecStall && !intFlStall && !fpFlStall && !vecFlStall && !v0FlStall && !vlFlStall && !multiFlStall
558d2b20d1aSTang Haojin
559d2b20d1aSTang Haojin  io.stallReason.in.backReason.valid := io.stallReason.out.backReason.valid || !io.in.head.ready
560d2b20d1aSTang Haojin  io.stallReason.in.backReason.bits := Mux(io.stallReason.out.backReason.valid, io.stallReason.out.backReason.bits,
561d2b20d1aSTang Haojin    MuxCase(TopDownCounters.OtherCoreStall.id.U, Seq(
562d2b20d1aSTang Haojin      ctrlRecStall  -> TopDownCounters.ControlRecoveryStall.id.U,
563d2b20d1aSTang Haojin      mvioRecStall  -> TopDownCounters.MemVioRecoveryStall.id.U,
564d2b20d1aSTang Haojin      otherRecStall -> TopDownCounters.OtherRecoveryStall.id.U,
565d2b20d1aSTang Haojin      intFlStall    -> TopDownCounters.IntFlStall.id.U,
5664eebf274Ssinsanction      fpFlStall     -> TopDownCounters.FpFlStall.id.U,
5674eebf274Ssinsanction      vecFlStall    -> TopDownCounters.VecFlStall.id.U,
568368cbcecSxiaofeibao      v0FlStall     -> TopDownCounters.V0FlStall.id.U,
569368cbcecSxiaofeibao      vlFlStall     -> TopDownCounters.VlFlStall.id.U,
570368cbcecSxiaofeibao      multiFlStall  -> TopDownCounters.MultiFlStall.id.U,
571d2b20d1aSTang Haojin    )
572d2b20d1aSTang Haojin  ))
573d2b20d1aSTang Haojin  io.stallReason.out.reason.zip(io.stallReason.in.reason).zip(io.in.map(_.valid)).foreach { case ((out, in), valid) =>
5740adf86dcSHaojin Tang    out := Mux(io.stallReason.in.backReason.valid, io.stallReason.in.backReason.bits, in)
575d2b20d1aSTang Haojin  }
576d2b20d1aSTang Haojin
5776b102a39SHaojin Tang  XSDebug(io.rabCommits.isWalk, p"Walk Recovery Enabled\n")
5786b102a39SHaojin Tang  XSDebug(io.rabCommits.isWalk, p"validVec:${Binary(io.rabCommits.walkValid.asUInt)}\n")
579780712aaSxiaofeibao-xjtu  for (i <- 0 until RabCommitWidth) {
5806b102a39SHaojin Tang    val info = io.rabCommits.info(i)
5816b102a39SHaojin Tang    XSDebug(io.rabCommits.isWalk && io.rabCommits.walkValid(i), p"[#$i walk info] " +
582368cbcecSxiaofeibao      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen} v0Wen:${info.v0Wen} vlWen:${info.vlWen}")
5838b8e745dSYikeZhou  }
5848b8e745dSYikeZhou
5858b8e745dSYikeZhou  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
5868b8e745dSYikeZhou
587a63155a6SXuan Hu  XSPerfAccumulate("in_valid_count", PopCount(io.in.map(_.valid)))
588a63155a6SXuan Hu  XSPerfAccumulate("in_fire_count", PopCount(io.in.map(_.fire)))
589a63155a6SXuan Hu  XSPerfAccumulate("in_valid_not_ready_count", PopCount(io.in.map(x => x.valid && !x.ready)))
5906374b1d6SXuan Hu  XSPerfAccumulate("wait_cycle", !io.in.head.valid && dispatchCanAcc)
5915eb4af5bSYikeZhou
592a63155a6SXuan Hu  // These stall reasons could overlap each other, but we configure the priority as fellows.
593a63155a6SXuan Hu  // walk stall > dispatch stall > int freelist stall > fp freelist stall
594a63155a6SXuan Hu  private val inHeadStall = io.in.head match { case x => x.valid && !x.ready }
5956b102a39SHaojin Tang  private val stallForWalk      = inHeadValid &&  io.rabCommits.isWalk
5966374b1d6SXuan Hu  private val stallForDispatch  = inHeadValid && !io.rabCommits.isWalk && !dispatchCanAcc
597368cbcecSxiaofeibao  private val stallForIntFL     = inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !intFreeList.io.canAllocate
598368cbcecSxiaofeibao  private val stallForFpFL      = inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !fpFreeList.io.canAllocate
599368cbcecSxiaofeibao  private val stallForVecFL     = inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !vecFreeList.io.canAllocate
600368cbcecSxiaofeibao  private val stallForV0FL      = inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && vlFreeList.io.canAllocate && !v0FreeList.io.canAllocate
601368cbcecSxiaofeibao  private val stallForVlFL      = inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && !vlFreeList.io.canAllocate
602a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle",          inHeadStall)
603a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_walk",     stallForWalk)
604a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_dispatch", stallForDispatch)
605a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_int",      stallForIntFL)
606a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_fp",       stallForFpFL)
6074eebf274Ssinsanction  XSPerfAccumulate("stall_cycle_vec",      stallForVecFL)
608368cbcecSxiaofeibao  XSPerfAccumulate("stall_cycle_vec",      stallForV0FL)
609368cbcecSxiaofeibao  XSPerfAccumulate("stall_cycle_vec",      stallForVlFL)
610a63155a6SXuan Hu
611a63155a6SXuan Hu  XSPerfHistogram("in_valid_range",  PopCount(io.in.map(_.valid)),  true.B, 0, DecodeWidth + 1, 1)
612a63155a6SXuan Hu  XSPerfHistogram("in_fire_range",   PopCount(io.in.map(_.fire)),   true.B, 0, DecodeWidth + 1, 1)
613a63155a6SXuan Hu  XSPerfHistogram("out_valid_range", PopCount(io.out.map(_.valid)), true.B, 0, DecodeWidth + 1, 1)
614a63155a6SXuan Hu  XSPerfHistogram("out_fire_range",  PopCount(io.out.map(_.fire)),  true.B, 0, DecodeWidth + 1, 1)
615d8aa3d57SbugGenerator
6163b739f49SXuan Hu  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove)))
6173b739f49SXuan Hu  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm)
618fd7603d9SYinan Xu  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
619cd365d4cSrvcoresjw
6201ca0e4f3SYinan Xu  val renamePerf = Seq(
621cd365d4cSrvcoresjw    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
622cd365d4cSrvcoresjw    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
623a63155a6SXuan Hu    ("rename_stall               ", inHeadStall),
6246b102a39SHaojin Tang    ("rename_stall_cycle_walk    ", inHeadValid &&  io.rabCommits.isWalk),
6256374b1d6SXuan Hu    ("rename_stall_cycle_dispatch", inHeadValid && !io.rabCommits.isWalk && !dispatchCanAcc),
626368cbcecSxiaofeibao    ("rename_stall_cycle_int     ", inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !intFreeList.io.canAllocate),
627368cbcecSxiaofeibao    ("rename_stall_cycle_fp      ", inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !fpFreeList.io.canAllocate),
628368cbcecSxiaofeibao    ("rename_stall_cycle_vec     ", inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && v0FreeList.io.canAllocate && vlFreeList.io.canAllocate && !vecFreeList.io.canAllocate),
629368cbcecSxiaofeibao    ("rename_stall_cycle_v0      ", inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && vlFreeList.io.canAllocate && !v0FreeList.io.canAllocate),
630368cbcecSxiaofeibao    ("rename_stall_cycle_vl      ", inHeadValid && !io.rabCommits.isWalk && dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && v0FreeList.io.canAllocate && !vlFreeList.io.canAllocate),
631cd365d4cSrvcoresjw  )
6321ca0e4f3SYinan Xu  val intFlPerf = intFreeList.getPerfEvents
6331ca0e4f3SYinan Xu  val fpFlPerf = fpFreeList.getPerfEvents
6344eebf274Ssinsanction  val vecFlPerf = vecFreeList.getPerfEvents
635368cbcecSxiaofeibao  val v0FlPerf = v0FreeList.getPerfEvents
636368cbcecSxiaofeibao  val vlFlPerf = vlFreeList.getPerfEvents
637368cbcecSxiaofeibao  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf ++ vecFlPerf ++ v0FlPerf ++ vlFlPerf
6381ca0e4f3SYinan Xu  generatePerfEvent()
6395eb4af5bSYikeZhou}
640