xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision d91483a658064c7276ee0181b0c527a3e2a7d2ee)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.rename
185844fcf0SLinJiawei
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility._
233b739f49SXuan Huimport utils._
243b739f49SXuan Huimport xiangshan._
25a0db5a4bSYinan Xuimport xiangshan.backend.decode.{FusionDecodeInfo, Imm_I, Imm_LUI_LOAD, Imm_U}
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
2770224bf6SYinan Xuimport xiangshan.backend.rename.freelist._
283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr
29980c1bc3SWilliam Wangimport xiangshan.mem.mdp._
30730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DecodedInst, DynInst}
3199b8dc2cSYinan Xu
32ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
335844fcf0SLinJiawei  val io = IO(new Bundle() {
345844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
35ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
367fa2c198SYinan Xu    // from decode
373b739f49SXuan Hu    val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst)))
38a0db5a4bSYinan Xu    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
39980c1bc3SWilliam Wang    // ssit read result
40980c1bc3SWilliam Wang    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
41980c1bc3SWilliam Wang    // waittable read result
42980c1bc3SWilliam Wang    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
437fa2c198SYinan Xu    // to rename table
447fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
457fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W))))
46a7a8a6ccSHaojin Tang    val vecReadPorts = Vec(RenameWidth, Vec(5, Input(UInt(PhyRegIdxWidth.W))))
477fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
487fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
49deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
5057c4f8d6SLinJiawei    // to dispatch1
513b739f49SXuan Hu    val out = Vec(RenameWidth, DecoupledIO(new DynInst))
52ccfddc82SHaojin Tang    // debug arch ports
53ccfddc82SHaojin Tang    val debug_int_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
544aa9ed34Sfdy    val debug_vconfig_rat = Input(UInt(PhyRegIdxWidth.W))
55ccfddc82SHaojin Tang    val debug_fp_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
563b739f49SXuan Hu    val debug_vec_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
575844fcf0SLinJiawei  })
58b034d3b9SLinJiawei
598b8e745dSYikeZhou  // create free list and rat
60459d1caeSYinan Xu  val intFreeList = Module(new MEFreeList(NRPhyRegs))
61459d1caeSYinan Xu  val intRefCounter = Module(new RefCounter(NRPhyRegs))
62*d91483a6Sfdy  val fpFreeList = Module(new StdFreeList(NRPhyRegs - FpLogicRegs - VecLogicRegs))
638b8e745dSYikeZhou
64ccfddc82SHaojin Tang  intRefCounter.io.commit        <> io.robCommits
65ccfddc82SHaojin Tang  intRefCounter.io.redirect      := io.redirect.valid
66ccfddc82SHaojin Tang  intRefCounter.io.debug_int_rat <> io.debug_int_rat
674aa9ed34Sfdy  intRefCounter.io.debug_vconfig_rat := io.debug_vconfig_rat
68ccfddc82SHaojin Tang  intFreeList.io.commit    <> io.robCommits
69ccfddc82SHaojin Tang  intFreeList.io.debug_rat <> io.debug_int_rat
704aa9ed34Sfdy  intFreeList.io_extra.debug_vconfig_rat := io.debug_vconfig_rat
71ccfddc82SHaojin Tang  fpFreeList.io.commit     <> io.robCommits
72ccfddc82SHaojin Tang  fpFreeList.io.debug_rat  <> io.debug_fp_rat
73ccfddc82SHaojin Tang
749aca92b9SYinan Xu  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
75deb6421eSHaojin Tang  // fp and vec share `fpFreeList`
763b739f49SXuan Hu  def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match {
773b739f49SXuan Hu    case Reg_I => x.rfWen && x.ldest =/= 0.U
783b739f49SXuan Hu    case Reg_F => x.fpWen
793b739f49SXuan Hu    case Reg_V => x.vecWen
80b034d3b9SLinJiawei  }
813b739f49SXuan Hu  def needDestRegCommit[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
823b739f49SXuan Hu    reg_t match {
833b739f49SXuan Hu      case Reg_I => x.rfWen
843b739f49SXuan Hu      case Reg_F => x.fpWen
853b739f49SXuan Hu      case Reg_V => x.vecWen
86fe6452fcSYinan Xu    }
87deb6421eSHaojin Tang  }
883b739f49SXuan Hu  def needDestRegWalk[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
893b739f49SXuan Hu    reg_t match {
903b739f49SXuan Hu      case Reg_I => x.rfWen && x.ldest =/= 0.U
913b739f49SXuan Hu      case Reg_F => x.fpWen
923b739f49SXuan Hu      case Reg_V => x.vecWen
933b739f49SXuan Hu    }
94ccfddc82SHaojin Tang  }
958b8e745dSYikeZhou
96f4b2089aSYinan Xu  // connect [redirect + walk] ports for __float point__ & __integer__ free list
97deb6421eSHaojin Tang  Seq(fpFreeList, intFreeList).foreach { case fl =>
9870224bf6SYinan Xu    fl.io.redirect := io.redirect.valid
9970224bf6SYinan Xu    fl.io.walk := io.robCommits.isWalk
1004efb89cbSYikeZhou  }
1015eb4af5bSYikeZhou  // only when both fp and int free list and dispatch1 has enough space can we do allocation
102ccfddc82SHaojin Tang  // when isWalk, freelist can definitely allocate
103ccfddc82SHaojin Tang  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
104ccfddc82SHaojin Tang  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
1055eb4af5bSYikeZhou
1065eb4af5bSYikeZhou  //           dispatch1 ready ++ float point free list ready ++ int free list ready      ++ not walk
10770224bf6SYinan Xu  val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk
1085eb4af5bSYikeZhou
109b034d3b9SLinJiawei
1109aca92b9SYinan Xu  // speculatively assign the instruction with an robIdx
1119aca92b9SYinan Xu  val validCount = PopCount(io.in.map(_.valid)) // number of instructions waiting to enter rob (from decode)
1129aca92b9SYinan Xu  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
1138f77f081SYinan Xu  val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself())
114f4b2089aSYinan Xu  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
1159aca92b9SYinan Xu         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
1169aca92b9SYinan Xu                         Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
117f4b2089aSYinan Xu                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
1189aca92b9SYinan Xu  robIdxHead := robIdxHeadNext
119588ceab5SYinan Xu
12000ad41d0SYinan Xu  /**
12100ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
12200ad41d0SYinan Xu    */
1233b739f49SXuan Hu  val uops = Wire(Vec(RenameWidth, new DynInst))
124b034d3b9SLinJiawei  uops.foreach( uop => {
125a7a8a6ccSHaojin Tang    uop.srcState      := DontCare
1269aca92b9SYinan Xu    uop.robIdx        := DontCare
1277cef916fSYinan Xu    uop.debugInfo     := DontCare
128bc86598fSWilliam Wang    uop.lqIdx         := DontCare
129bc86598fSWilliam Wang    uop.sqIdx         := DontCare
1303b739f49SXuan Hu    uop.waitForRobIdx := DontCare
1313b739f49SXuan Hu    uop.singleStep    := DontCare
132b034d3b9SLinJiawei  })
133b034d3b9SLinJiawei
134ccfddc82SHaojin Tang  require(RenameWidth >= CommitWidth)
135deb6421eSHaojin Tang  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
13699b8dc2cSYinan Xu  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
13799b8dc2cSYinan Xu  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
138b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
1398b8e745dSYikeZhou
1403b739f49SXuan Hu  val isMove = io.in.map(_.bits.isMove)
1418b8e745dSYikeZhou
142ccfddc82SHaojin Tang  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1433b739f49SXuan Hu  val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1443b739f49SXuan Hu  val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
145ccfddc82SHaojin Tang  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
146ccfddc82SHaojin Tang
1478b8e745dSYikeZhou  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
1488b8e745dSYikeZhou  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
149deb6421eSHaojin Tang  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
1508b8e745dSYikeZhou
151ccfddc82SHaojin Tang  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
152ccfddc82SHaojin Tang
153ccfddc82SHaojin Tang  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
154ccfddc82SHaojin Tang
1558b8e745dSYikeZhou  // uop calculation
156b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
1573b739f49SXuan Hu    for ((name, data) <- uops(i).elements) {
1583b739f49SXuan Hu      if (io.in(i).bits.elements.contains(name)) {
1593b739f49SXuan Hu        data := io.in(i).bits.elements(name)
1603b739f49SXuan Hu      }
1613b739f49SXuan Hu    }
162b034d3b9SLinJiawei
163980c1bc3SWilliam Wang    // update cf according to ssit result
1643b739f49SXuan Hu    uops(i).storeSetHit := io.ssit(i).valid
1653b739f49SXuan Hu    uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
1663b739f49SXuan Hu    uops(i).ssid := io.ssit(i).ssid
167980c1bc3SWilliam Wang
168980c1bc3SWilliam Wang    // update cf according to waittable result
1693b739f49SXuan Hu    uops(i).loadWaitBit := io.waittable(i)
170980c1bc3SWilliam Wang
1713b739f49SXuan Hu    uops(i).replayInst := false.B // set by IQ or MemQ
172deb6421eSHaojin Tang    // alloc a new phy reg, fp and vec share the `fpFreeList`
173deb6421eSHaojin Tang    needVecDest   (i) := io.in(i).valid && needDestReg(Reg_V,       io.in(i).bits)
174deb6421eSHaojin Tang    needFpDest    (i) := io.in(i).valid && needDestReg(Reg_F,       io.in(i).bits)
175deb6421eSHaojin Tang    needIntDest   (i) := io.in(i).valid && needDestReg(Reg_I,       io.in(i).bits)
176ccfddc82SHaojin Tang    if (i < CommitWidth) {
1773b739f49SXuan Hu      walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_I, io.robCommits.info(i))
1783b739f49SXuan Hu      walkNeedFpDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_F, io.robCommits.info(i))
1793b739f49SXuan Hu      walkNeedVecDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_V, io.robCommits.info(i))
180ccfddc82SHaojin Tang      walkIsMove(i) := io.robCommits.info(i).isMove
181ccfddc82SHaojin Tang    }
1823b739f49SXuan Hu    fpFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedFpDest(i) || walkNeedVecDest(i), needFpDest(i) || needVecDest(i))
183ccfddc82SHaojin Tang    intFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedIntDest(i) && !walkIsMove(i), needIntDest(i) && !isMove(i))
1842438f9ebSYinan Xu
1858b8e745dSYikeZhou    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
186b424051cSYinan Xu    io.in(i).ready := !hasValid || canOut
18758e06390SLinJiawei
1889aca92b9SYinan Xu    uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(_.valid))
189588ceab5SYinan Xu
1903b739f49SXuan Hu    uops(i).psrc(0) := Mux1H(uops(i).srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
1913b739f49SXuan Hu    uops(i).psrc(1) := Mux1H(uops(i).srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
1923b739f49SXuan Hu    uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
1933b739f49SXuan Hu    uops(i).psrc(3) := io.vecReadPorts(i)(3)
1943b739f49SXuan Hu    uops(i).psrc(4) := io.vecReadPorts(i)(4) // Todo: vl read port
195a0db5a4bSYinan Xu    // int psrc2 should be bypassed from next instruction if it is fused
196a0db5a4bSYinan Xu    if (i < RenameWidth - 1) {
197a0db5a4bSYinan Xu      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
198a0db5a4bSYinan Xu        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
199a0db5a4bSYinan Xu      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
200a0db5a4bSYinan Xu        uops(i).psrc(1) := 0.U
201a0db5a4bSYinan Xu      }
202a0db5a4bSYinan Xu    }
2033b739f49SXuan Hu    uops(i).oldPdest := Mux1H(Seq(
2043b739f49SXuan Hu      uops(i).rfWen  -> io.intReadPorts(i).last,
2053b739f49SXuan Hu      uops(i).fpWen  -> io.fpReadPorts (i).last,
2063b739f49SXuan Hu      uops(i).vecWen -> io.vecReadPorts(i).last
207deb6421eSHaojin Tang    ))
20870224bf6SYinan Xu    uops(i).eliminatedMove := isMove(i)
2098b8e745dSYikeZhou
2108b8e745dSYikeZhou    // update pdest
2113b739f49SXuan Hu    uops(i).pdest := MuxCase(0.U, Seq(
2123b739f49SXuan Hu      needIntDest(i)                    -> intFreeList.io.allocatePhyReg(i),
2133b739f49SXuan Hu      (needFpDest(i) || needVecDest(i)) -> fpFreeList.io.allocatePhyReg(i),
2143b739f49SXuan Hu    ))
2158b8e745dSYikeZhou
216ebb8ebf8SYinan Xu    // Assign performance counters
217ebb8ebf8SYinan Xu    uops(i).debugInfo.renameTime := GTimer()
218ebb8ebf8SYinan Xu
21970224bf6SYinan Xu    io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk
220ebb8ebf8SYinan Xu    io.out(i).bits := uops(i)
2213b739f49SXuan Hu    // Todo: move these shit in decode stage
222f025d715SYinan Xu    // dirty code for fence. The lsrc is passed by imm.
2233b739f49SXuan Hu    when (io.out(i).bits.fuType === FuType.fence.U) {
2243b739f49SXuan Hu      io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0))
225a020ce37SYinan Xu    }
226*d91483a6Sfdy
227f025d715SYinan Xu    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
228621007d9SXuan Hu//    when (io.in(i).bits.isSoftPrefetch) {
229621007d9SXuan Hu//      io.out(i).bits.fuType := FuType.ldu.U
230621007d9SXuan Hu//      io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
231621007d9SXuan Hu//      io.out(i).bits.selImm := SelImm.IMM_S
232621007d9SXuan Hu//      io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W))
233621007d9SXuan Hu//    }
234ebb8ebf8SYinan Xu
2358b8e745dSYikeZhou    // write speculative rename table
23639d3280eSYikeZhou    // we update rat later inside commit code
23770224bf6SYinan Xu    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
23870224bf6SYinan Xu    fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
239deb6421eSHaojin Tang    vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
24070224bf6SYinan Xu
241ccfddc82SHaojin Tang    if (i < CommitWidth) {
242ccfddc82SHaojin Tang      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
243ccfddc82SHaojin Tang      walkPdest(i) := io.robCommits.info(i).pdest
244ccfddc82SHaojin Tang    } else {
245ccfddc82SHaojin Tang      walkPdest(i) := io.out(i).bits.pdest
246ccfddc82SHaojin Tang    }
247ccfddc82SHaojin Tang
248ccfddc82SHaojin Tang    intRefCounter.io.allocate(i).valid := Mux(io.robCommits.isWalk, walkIntSpecWen(i), intSpecWen(i))
249ccfddc82SHaojin Tang    intRefCounter.io.allocate(i).bits := Mux(io.robCommits.isWalk, walkPdest(i), io.out(i).bits.pdest)
250b034d3b9SLinJiawei  }
251b034d3b9SLinJiawei
25270224bf6SYinan Xu  /**
25370224bf6SYinan Xu    * How to set psrc:
25470224bf6SYinan Xu    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
25570224bf6SYinan Xu    * - default: psrc from RAT
25670224bf6SYinan Xu    * How to set pdest:
25770224bf6SYinan Xu    * - Mux(isMove, psrc, pdest_from_freelist).
25870224bf6SYinan Xu    *
25970224bf6SYinan Xu    * The critical path of rename lies here:
26070224bf6SYinan Xu    * When move elimination is enabled, we need to update the rat with psrc.
26170224bf6SYinan Xu    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
26270224bf6SYinan Xu    *
26370224bf6SYinan Xu    * If we expand these logic for pdest(N):
26470224bf6SYinan Xu    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
26570224bf6SYinan Xu    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
26670224bf6SYinan Xu    *                           Mux(bypass(N, N - 2), pdest(N - 2),
26770224bf6SYinan Xu    *                           ...
26870224bf6SYinan Xu    *                           Mux(bypass(N, 0),     pdest(0),
26970224bf6SYinan Xu    *                                                 rat_out(N))...)),
27070224bf6SYinan Xu    *                           freelist_out(N))
27170224bf6SYinan Xu    */
27270224bf6SYinan Xu  // a simple functional model for now
27370224bf6SYinan Xu  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
2743b739f49SXuan Hu
2753b739f49SXuan Hu  // psrc(n) + pdest(1)
2763b739f49SXuan Hu  private val numPSrc = 5
2773b739f49SXuan Hu  private val vconfigLregIdx = 32 // Todo: the idx of vconfig in another pregfile
2783b739f49SXuan Hu  val bypassCond = Wire(Vec(numPSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
2793b739f49SXuan Hu  require(io.in(0).bits.srcType.size == io.in(0).bits.numLSrc)
2803b739f49SXuan Hu  private val pdestLoc = io.in.head.bits.srcType.size + 2 // 2 vector src: v0, vl&vtype
2813b739f49SXuan Hu  println(s"[Rename] idx of pdest in bypassCond $pdestLoc")
28299b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
2833b739f49SXuan Hu    val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) ++ Seq.fill(2)(true.B) :+ needVecDest(i)
2843b739f49SXuan Hu    val fpCond = io.in(i).bits.srcType.map(_ === SrcType.fp) ++ Seq.fill(2)(false.B) :+ needFpDest(i)
2853b739f49SXuan Hu    val intCond = io.in(i).bits.srcType.map(_ === SrcType.reg) ++ Seq.fill(2)(false.B) :+ needIntDest(i)
2863b739f49SXuan Hu    val target = io.in(i).bits.lsrc ++ Seq(0.U, 32.U) :+ io.in(i).bits.ldest
287deb6421eSHaojin Tang    for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
28870224bf6SYinan Xu      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
2893b739f49SXuan Hu        val indexMatch = in.bits.ldest === t
290deb6421eSHaojin Tang        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
29170224bf6SYinan Xu        indexMatch && writeMatch
29270224bf6SYinan Xu      }
29370224bf6SYinan Xu      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
29470224bf6SYinan Xu    }
29570224bf6SYinan Xu    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
29670224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
29770224bf6SYinan Xu    }
29870224bf6SYinan Xu    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
29970224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
30070224bf6SYinan Xu    }
30170224bf6SYinan Xu    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
30270224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
30370224bf6SYinan Xu    }
304a7a8a6ccSHaojin Tang    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
305a7a8a6ccSHaojin Tang      (z, next) => Mux(next._2, next._1, z)
306a7a8a6ccSHaojin Tang    }
3073b739f49SXuan Hu    io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
3083b739f49SXuan Hu      (z, next) => Mux(next._2, next._1, z)
3093b739f49SXuan Hu    }
3103b739f49SXuan Hu    io.out(i).bits.oldPdest := io.out.take(i).map(_.bits.pdest).zip(bypassCond(pdestLoc)(i-1).asBools).foldLeft(uops(i).oldPdest) {
31170224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
31270224bf6SYinan Xu    }
31370224bf6SYinan Xu    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
314fd7603d9SYinan Xu
3153b739f49SXuan Hu    // Todo: better implementation for fields reuse
316fd7603d9SYinan Xu    // For fused-lui-load, load.src(0) is replaced by the imm.
3173b739f49SXuan Hu    val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc
3183b739f49SXuan Hu    val this_is_load = io.in(i).bits.fuType === FuType.ldu.U
3193b739f49SXuan Hu    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0)
3203b739f49SXuan Hu    val fused_lui_load = last_is_lui && this_is_load && lui_to_load && false.B // Todo: enable it
321fd7603d9SYinan Xu    when (fused_lui_load) {
322fd7603d9SYinan Xu      // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm}
3233b739f49SXuan Hu      val lui_imm = io.in(i - 1).bits.imm(19, 0)
3243b739f49SXuan Hu      val ld_imm = io.in(i).bits.imm
3253b739f49SXuan Hu      io.out(i).bits.srcType(0) := SrcType.imm
3263b739f49SXuan Hu      io.out(i).bits.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm)
327fd7603d9SYinan Xu      val psrcWidth = uops(i).psrc.head.getWidth
3283b739f49SXuan Hu      val lui_imm_in_imm = 20/*Todo: uops(i).imm.getWidth*/ - Imm_I().len
329fd7603d9SYinan Xu      val left_lui_imm = Imm_U().len - lui_imm_in_imm
330fd7603d9SYinan Xu      require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc")
331fd7603d9SYinan Xu      io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm)
332fd7603d9SYinan Xu      io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth)
333fd7603d9SYinan Xu    }
334fd7603d9SYinan Xu
335b034d3b9SLinJiawei  }
33600ad41d0SYinan Xu
33700ad41d0SYinan Xu  /**
33800ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
33900ad41d0SYinan Xu    */
34000ad41d0SYinan Xu  for (i <- 0 until CommitWidth) {
3416474c47fSYinan Xu    val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i)
3426474c47fSYinan Xu    val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i)
34300ad41d0SYinan Xu
344deb6421eSHaojin Tang    // I. RAT Update
3457fa2c198SYinan Xu    // When redirect happens (mis-prediction), don't update the rename table
346deb6421eSHaojin Tang    io.intRenamePorts(i).wen  := intSpecWen(i)
3473b739f49SXuan Hu    io.intRenamePorts(i).addr := uops(i).ldest
348deb6421eSHaojin Tang    io.intRenamePorts(i).data := io.out(i).bits.pdest
3498b8e745dSYikeZhou
350deb6421eSHaojin Tang    io.fpRenamePorts(i).wen  := fpSpecWen(i)
3513b739f49SXuan Hu    io.fpRenamePorts(i).addr := uops(i).ldest
352deb6421eSHaojin Tang    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
353deb6421eSHaojin Tang
354deb6421eSHaojin Tang    io.vecRenamePorts(i).wen  := vecSpecWen(i)
3553b739f49SXuan Hu    io.vecRenamePorts(i).addr := uops(i).ldest
356deb6421eSHaojin Tang    io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
357deb6421eSHaojin Tang
358deb6421eSHaojin Tang    // II. Free List Update
35970224bf6SYinan Xu    intFreeList.io.freeReq(i) := intRefCounter.io.freeRegs(i).valid
36070224bf6SYinan Xu    intFreeList.io.freePhyReg(i) := intRefCounter.io.freeRegs(i).bits
3613b739f49SXuan Hu    fpFreeList.io.freeReq(i)  := commitValid && (needDestRegCommit(Reg_F, io.robCommits.info(i)) || needDestRegCommit(Reg_V, io.robCommits.info(i)))
362deb6421eSHaojin Tang    fpFreeList.io.freePhyReg(i) := io.robCommits.info(i).old_pdest
363deb6421eSHaojin Tang
3643b739f49SXuan Hu    intRefCounter.io.deallocate(i).valid := commitValid && needDestRegCommit(Reg_I, io.robCommits.info(i)) && !io.robCommits.isWalk
365ccfddc82SHaojin Tang    intRefCounter.io.deallocate(i).bits := io.robCommits.info(i).old_pdest
366ccfddc82SHaojin Tang  }
3676474c47fSYinan Xu
368ccfddc82SHaojin Tang  when(io.robCommits.isWalk) {
369ccfddc82SHaojin Tang    (intFreeList.io.allocateReq zip intFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
370ccfddc82SHaojin Tang      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
371ccfddc82SHaojin Tang        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
372ccfddc82SHaojin Tang      }
373ccfddc82SHaojin Tang    }
374ccfddc82SHaojin Tang    (fpFreeList.io.allocateReq zip fpFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
375ccfddc82SHaojin Tang      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
376ccfddc82SHaojin Tang        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
377ccfddc82SHaojin Tang      }
378ccfddc82SHaojin Tang    }
3798b8e745dSYikeZhou  }
3808b8e745dSYikeZhou
3818b8e745dSYikeZhou  /*
38270224bf6SYinan Xu  Debug and performance counters
3838b8e745dSYikeZhou   */
3843b739f49SXuan Hu  def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = {
3853b739f49SXuan Hu    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " +
3863b739f49SXuan Hu      p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
3873b739f49SXuan Hu      p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
3883b739f49SXuan Hu      p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
3893b739f49SXuan Hu      p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest} " +
3903b739f49SXuan Hu      p"old_pdest:${out.bits.oldPdest}\n"
3913b739f49SXuan Hu      // Todo: add no lsrc -> psrc map print
3928b8e745dSYikeZhou    )
3938b8e745dSYikeZhou  }
3948b8e745dSYikeZhou
3958b8e745dSYikeZhou  for ((x,y) <- io.in.zip(io.out)) {
3968b8e745dSYikeZhou    printRenameInfo(x, y)
3978b8e745dSYikeZhou  }
3988b8e745dSYikeZhou
3999aca92b9SYinan Xu  XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n")
4006474c47fSYinan Xu  XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n")
4018b8e745dSYikeZhou  for (i <- 0 until CommitWidth) {
4029aca92b9SYinan Xu    val info = io.robCommits.info(i)
4036474c47fSYinan Xu    XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " +
404deb6421eSHaojin Tang      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}" +
4058b8e745dSYikeZhou      p"pdest:${info.pdest} old_pdest:${info.old_pdest}\n")
4068b8e745dSYikeZhou  }
4078b8e745dSYikeZhou
4088b8e745dSYikeZhou  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
4098b8e745dSYikeZhou
410408a32b7SAllen  XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U))
411408a32b7SAllen  XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid)))
412408a32b7SAllen  XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready)))
41370224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
41470224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
41570224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk)
41670224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk)
417eb163ef0SHaojin Tang  XSPerfAccumulate("recovery_bubbles", PopCount(io.in.map(_.valid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk)))
4185eb4af5bSYikeZhou
419d8aa3d57SbugGenerator  XSPerfHistogram("slots_fire", PopCount(io.out.map(_.fire)), true.B, 0, RenameWidth+1, 1)
420d8aa3d57SbugGenerator  // Explaination: when out(0) not fire, PopCount(valid) is not meaningfull
421d8aa3d57SbugGenerator  XSPerfHistogram("slots_valid_pure", PopCount(io.in.map(_.valid)), io.out(0).fire, 0, RenameWidth+1, 1)
422d8aa3d57SbugGenerator  XSPerfHistogram("slots_valid_rough", PopCount(io.in.map(_.valid)), true.B, 0, RenameWidth+1, 1)
423d8aa3d57SbugGenerator
4243b739f49SXuan Hu  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove)))
4253b739f49SXuan Hu  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm)
426fd7603d9SYinan Xu  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
427cd365d4cSrvcoresjw
428cd365d4cSrvcoresjw
4291ca0e4f3SYinan Xu  val renamePerf = Seq(
430cd365d4cSrvcoresjw    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
431cd365d4cSrvcoresjw    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
432cd365d4cSrvcoresjw    ("rename_stall_cycle_dispatch", hasValid && !io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
433cd365d4cSrvcoresjw    ("rename_stall_cycle_fp      ", hasValid &&  io.out(0).ready && !fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
434cd365d4cSrvcoresjw    ("rename_stall_cycle_int     ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk),
4351ca0e4f3SYinan Xu    ("rename_stall_cycle_walk    ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate &&  io.robCommits.isWalk)
436cd365d4cSrvcoresjw  )
4371ca0e4f3SYinan Xu  val intFlPerf = intFreeList.getPerfEvents
4381ca0e4f3SYinan Xu  val fpFlPerf = fpFreeList.getPerfEvents
4391ca0e4f3SYinan Xu  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf
4401ca0e4f3SYinan Xu  generatePerfEvent()
4415eb4af5bSYikeZhou}
442