1*c6d43980SLemover/*************************************************************************************** 2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*c6d43980SLemover* 4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7*c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8*c6d43980SLemover* 9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12*c6d43980SLemover* 13*c6d43980SLemover* See the Mulan PSL v2 for more details. 14*c6d43980SLemover***************************************************************************************/ 15*c6d43980SLemover 165844fcf0SLinJiaweipackage xiangshan.backend.rename 175844fcf0SLinJiawei 182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 195844fcf0SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 215844fcf0SLinJiaweiimport xiangshan._ 227cef916fSYinan Xuimport utils._ 23588ceab5SYinan Xuimport xiangshan.backend.roq.RoqPtr 24049559e7SYinan Xuimport xiangshan.backend.dispatch.PreDispatchInfo 255844fcf0SLinJiawei 262225d46eSJiawei Linclass RenameBypassInfo(implicit p: Parameters) extends XSBundle { 2799b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 2899b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 2999b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 3099b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 31aac4464eSYinan Xu val move_eliminated_src1 = Vec(RenameWidth-1, Bool()) 32aac4464eSYinan Xu val move_eliminated_src2 = Vec(RenameWidth-1, Bool()) 3399b8dc2cSYinan Xu} 3499b8dc2cSYinan Xu 352225d46eSJiawei Linclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 365844fcf0SLinJiawei val io = IO(new Bundle() { 375844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 382d7c7105SYinan Xu val flush = Input(Bool()) 3921e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 4057c4f8d6SLinJiawei // from decode buffer 419a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 4257c4f8d6SLinJiawei // to dispatch1 439a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 4499b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 45049559e7SYinan Xu val dispatchInfo = Output(new PreDispatchInfo) 46aac4464eSYinan Xu val csrCtrl = Flipped(new CustomCSRCtrlIO) 472225d46eSJiawei Lin val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 482225d46eSJiawei Lin val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 495844fcf0SLinJiawei }) 50b034d3b9SLinJiawei 512e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 522e9d39e0SLinJiawei XSInfo( 53567096a6Slinjiawei in.valid && in.ready, 5458e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 5520e31bd1SYinan Xu p"lsrc(0):${in.bits.ctrl.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " + 5620e31bd1SYinan Xu p"lsrc(1):${in.bits.ctrl.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " + 5720e31bd1SYinan Xu p"lsrc(2):${in.bits.ctrl.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " + 582e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 59c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 6058e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 612e9d39e0SLinJiawei ) 622e9d39e0SLinJiawei } 632e9d39e0SLinJiawei 642e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 652e9d39e0SLinJiawei printRenameInfo(x, y) 662e9d39e0SLinJiawei } 672e9d39e0SLinJiawei 6800ad41d0SYinan Xu val intFreeList, fpFreeList = Module(new FreeList).io 69b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 7000ad41d0SYinan Xu val fpRat = Module(new RenameTable(float = true)).io 7100ad41d0SYinan Xu val allPhyResource = Seq((intRat, intFreeList, false), (fpRat, fpFreeList, true)) 722225d46eSJiawei Lin intRat.debug_rdata <> io.debug_int_rat 732225d46eSJiawei Lin fpRat.debug_rdata <> io.debug_fp_rat 74b034d3b9SLinJiawei 7500ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 768f77f081SYinan Xu rat.redirect := io.redirect.valid 772d7c7105SYinan Xu rat.flush := io.flush 7800ad41d0SYinan Xu rat.walkWen := io.roqCommits.isWalk 798f77f081SYinan Xu freelist.redirect := io.redirect.valid 802d7c7105SYinan Xu freelist.flush := io.flush 8100ad41d0SYinan Xu freelist.walk.valid := io.roqCommits.isWalk 8200ad41d0SYinan Xu } 83588ceab5SYinan Xu val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk 84b034d3b9SLinJiawei 85b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 86b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 87b034d3b9SLinJiawei } 88fe6452fcSYinan Xu def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = { 89fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 90fe6452fcSYinan Xu } 9100ad41d0SYinan Xu fpFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(true, i)}) 9200ad41d0SYinan Xu intFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(false, i)}) 93c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 942438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 952438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 96b034d3b9SLinJiawei 97588ceab5SYinan Xu // speculatively assign the instruction with an roqIdx 98588ceab5SYinan Xu val validCount = PopCount(io.in.map(_.valid)) 99588ceab5SYinan Xu val roqIdxHead = RegInit(0.U.asTypeOf(new RoqPtr)) 1008f77f081SYinan Xu val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 1018f77f081SYinan Xu val roqIdxHeadNext = Mux(io.flush, 1028f77f081SYinan Xu 0.U.asTypeOf(new RoqPtr), 1038f77f081SYinan Xu Mux(io.redirect.valid, 1048f77f081SYinan Xu io.redirect.bits.roqIdx, 1058f77f081SYinan Xu Mux(lastCycleMisprediction, 1068f77f081SYinan Xu roqIdxHead + 1.U, 1078f77f081SYinan Xu Mux(canOut, roqIdxHead + validCount, roqIdxHead)) 1088f77f081SYinan Xu ) 109588ceab5SYinan Xu ) 110588ceab5SYinan Xu roqIdxHead := roqIdxHeadNext 111588ceab5SYinan Xu 11200ad41d0SYinan Xu /** 11300ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 11400ad41d0SYinan Xu */ 115b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 116b034d3b9SLinJiawei 117b034d3b9SLinJiawei uops.foreach( uop => { 1180e9eef65SYinan Xu// uop.brMask := DontCare 1190e9eef65SYinan Xu// uop.brTag := DontCare 12020e31bd1SYinan Xu uop.srcState(0) := DontCare 12120e31bd1SYinan Xu uop.srcState(1) := DontCare 12220e31bd1SYinan Xu uop.srcState(2) := DontCare 123b034d3b9SLinJiawei uop.roqIdx := DontCare 1246ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 1257cef916fSYinan Xu uop.debugInfo := DontCare 126bc86598fSWilliam Wang uop.lqIdx := DontCare 127bc86598fSWilliam Wang uop.sqIdx := DontCare 128b034d3b9SLinJiawei }) 129b034d3b9SLinJiawei 13099b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 13199b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 132b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 133b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 134b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 135b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 136b034d3b9SLinJiawei 137567096a6Slinjiawei val inValid = io.in(i).valid 1382dcb2daaSLinJiawei 139b034d3b9SLinJiawei // alloc a new phy reg 14099b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 14199b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 1422438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 1432438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 1442438f9ebSYinan Xu 145b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 14658e06390SLinJiawei 147c7054babSLinJiawei // do checkpoints when a branch inst come 1484f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 1494f787118SYinan Xu // fl.cpReqs(i).valid := inValid 1504f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1514f787118SYinan Xu // } 15258e06390SLinJiawei 15399b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1542438f9ebSYinan Xu intFreeList.req.pdests(i), 155c7054babSLinJiawei Mux( 156c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1572438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 158c7054babSLinJiawei ) 159c7054babSLinJiawei ) 160b034d3b9SLinJiawei 161588ceab5SYinan Xu uops(i).roqIdx := roqIdxHead + i.U 162588ceab5SYinan Xu 163c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 164b034d3b9SLinJiawei io.out(i).bits := uops(i) 165b034d3b9SLinJiawei 16600ad41d0SYinan Xu // write speculative rename table 16700ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 16800ad41d0SYinan Xu val specWen = freelist.req.allocReqs(i) && freelist.req.canAlloc && freelist.req.doAlloc && !io.roqCommits.isWalk 169b034d3b9SLinJiawei 17000ad41d0SYinan Xu rat.specWritePorts(i).wen := specWen 17100ad41d0SYinan Xu rat.specWritePorts(i).addr := uops(i).ctrl.ldest 17200ad41d0SYinan Xu rat.specWritePorts(i).wdata := freelist.req.pdests(i) 173b034d3b9SLinJiawei 17400ad41d0SYinan Xu freelist.deallocReqs(i) := specWen 175b034d3b9SLinJiawei } 176b034d3b9SLinJiawei 177b034d3b9SLinJiawei // read rename table 178b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 179b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 180b034d3b9SLinJiawei val srcCnt = lsrcList.size 181b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 182b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 183b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 184b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 185b034d3b9SLinJiawei if(k != srcCnt){ 186b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 187b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 188b034d3b9SLinJiawei } else { 189b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 190b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 191b034d3b9SLinJiawei } 192b034d3b9SLinJiawei } 193b034d3b9SLinJiawei (psrcVec, old_pdest) 194b034d3b9SLinJiawei } 19520e31bd1SYinan Xu val lsrcList = List(uops(i).ctrl.lsrc(0), uops(i).ctrl.lsrc(1), uops(i).ctrl.lsrc(2)) 196b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 197b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 198b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 19920e31bd1SYinan Xu uops(i).psrc(0) := Mux(uops(i).ctrl.srcType(0) === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 20020e31bd1SYinan Xu uops(i).psrc(1) := Mux(uops(i).ctrl.srcType(1) === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 20120e31bd1SYinan Xu uops(i).psrc(2) := fpPhySrcVec(2) 202b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 203b034d3b9SLinJiawei } 204b034d3b9SLinJiawei 20599b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 20699b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 20799b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 20899b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 20920e31bd1SYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.srcType(0) === SrcType.fp 21020e31bd1SYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.srcType(0) === SrcType.reg 21120e31bd1SYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc(0) 21299b8dc2cSYinan Xu }).reverse) 21399b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 21420e31bd1SYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.srcType(1) === SrcType.fp 21520e31bd1SYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.srcType(1) === SrcType.reg 21620e31bd1SYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc(1) 21799b8dc2cSYinan Xu }).reverse) 21899b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 21920e31bd1SYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.srcType(2) === SrcType.fp 22020e31bd1SYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.srcType(2) === SrcType.reg 22120e31bd1SYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc(2) 22299b8dc2cSYinan Xu }).reverse) 22399b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 22499b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 22599b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 22699b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 22799b8dc2cSYinan Xu }).reverse) 228aac4464eSYinan Xu io.renameBypass.move_eliminated_src1(i-1) := 229aac4464eSYinan Xu // the producer move instruction writes to non-zero register 230aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 231aac4464eSYinan Xu // the consumer instruction uses the move's destination register 23220e31bd1SYinan Xu io.in(i).bits.ctrl.srcType(0) === SrcType.reg && io.in(i).bits.ctrl.lsrc(0) === io.in(i-1).bits.ctrl.ldest && 233aac4464eSYinan Xu // CSR control (by srnctl) 234aac4464eSYinan Xu io.csrCtrl.move_elim_enable 235aac4464eSYinan Xu io.renameBypass.move_eliminated_src2(i-1) := 236aac4464eSYinan Xu // the producer move instruction writes to non-zero register 237aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 238aac4464eSYinan Xu // the consumer instruction uses the move's destination register 23920e31bd1SYinan Xu io.in(i).bits.ctrl.srcType(1) === SrcType.reg && io.in(i).bits.ctrl.lsrc(1) === io.in(i-1).bits.ctrl.ldest && 240aac4464eSYinan Xu // CSR control (by srnctl) 241aac4464eSYinan Xu io.csrCtrl.move_elim_enable 242b034d3b9SLinJiawei } 24300ad41d0SYinan Xu 244049559e7SYinan Xu val isLs = VecInit(uops.map(uop => FuType.isLoadStore(uop.ctrl.fuType))) 245049559e7SYinan Xu val isStore = VecInit(uops.map(uop => FuType.isStoreExu(uop.ctrl.fuType))) 246049559e7SYinan Xu val isAMO = VecInit(uops.map(uop => FuType.isAMO(uop.ctrl.fuType))) 247049559e7SYinan Xu io.dispatchInfo.lsqNeedAlloc := VecInit((0 until RenameWidth).map(i => 248049559e7SYinan Xu Mux(isLs(i), Mux(isStore(i) && !isAMO(i), 2.U, 1.U), 0.U))) 249049559e7SYinan Xu 25000ad41d0SYinan Xu /** 25100ad41d0SYinan Xu * Instructions commit: update freelist and rename table 25200ad41d0SYinan Xu */ 25300ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 25400ad41d0SYinan Xu if (i >= RenameWidth) { 25500ad41d0SYinan Xu allPhyResource.map{ case (rat, _, _) => 25600ad41d0SYinan Xu rat.specWritePorts(i).wen := false.B 25700ad41d0SYinan Xu rat.specWritePorts(i).addr := DontCare 25800ad41d0SYinan Xu rat.specWritePorts(i).wdata := DontCare 25900ad41d0SYinan Xu } 26000ad41d0SYinan Xu } 26100ad41d0SYinan Xu 26200ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, fp) => 26300ad41d0SYinan Xu // walk back write 26400ad41d0SYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i)) 26500ad41d0SYinan Xu 26600ad41d0SYinan Xu when (commitDestValid && io.roqCommits.isWalk) { 26700ad41d0SYinan Xu rat.specWritePorts(i).wen := true.B 26800ad41d0SYinan Xu rat.specWritePorts(i).addr := io.roqCommits.info(i).ldest 26900ad41d0SYinan Xu rat.specWritePorts(i).wdata := io.roqCommits.info(i).old_pdest 27000ad41d0SYinan Xu XSInfo({if(fp) p"fp" else p"int "} + p"walk: " + 27100ad41d0SYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n") 27200ad41d0SYinan Xu } 27300ad41d0SYinan Xu 27400ad41d0SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 27500ad41d0SYinan Xu rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest 27600ad41d0SYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest 27700ad41d0SYinan Xu 27800ad41d0SYinan Xu XSInfo(rat.archWritePorts(i).wen, 27900ad41d0SYinan Xu {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 28000ad41d0SYinan Xu p" pdest:${rat.archWritePorts(i).wdata}\n" 28100ad41d0SYinan Xu ) 28200ad41d0SYinan Xu 28300ad41d0SYinan Xu freelist.deallocReqs(i) := rat.archWritePorts(i).wen 28400ad41d0SYinan Xu freelist.deallocPregs(i) := io.roqCommits.info(i).old_pdest 28500ad41d0SYinan Xu } 28600ad41d0SYinan Xu } 287d479a3a8SYinan Xu 288408a32b7SAllen XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 289408a32b7SAllen XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 290408a32b7SAllen XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 291408a32b7SAllen XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 292408a32b7SAllen XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 293408a32b7SAllen XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && !intFreeList.req.canAlloc && !io.roqCommits.isWalk) 294408a32b7SAllen XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && io.roqCommits.isWalk) 295d479a3a8SYinan Xu 2962225d46eSJiawei Lin 297b034d3b9SLinJiawei} 298