xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision c61abc0c251b288ded38101b3c7ca47a9357e2ef)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.rename
185844fcf0SLinJiawei
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility._
233b739f49SXuan Huimport utils._
243b739f49SXuan Huimport xiangshan._
25a0db5a4bSYinan Xuimport xiangshan.backend.decode.{FusionDecodeInfo, Imm_I, Imm_LUI_LOAD, Imm_U}
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
2770224bf6SYinan Xuimport xiangshan.backend.rename.freelist._
283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr
2999b8dc2cSYinan Xuimport xiangshan.backend.rename.freelist._
30980c1bc3SWilliam Wangimport xiangshan.mem.mdp._
31730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DecodedInst, DynInst}
3299b8dc2cSYinan Xu
33ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
34d6f9198fSXuan Hu
35d6f9198fSXuan Hu  // params alias
3698639abbSXuan Hu  private val numRegSrc = backendParams.numRegSrc
37d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
38d6f9198fSXuan Hu  private val numVecRatPorts = numVecRegSrc + 1 // +1 dst
3998639abbSXuan Hu
4098639abbSXuan Hu  println(s"[Rename] numRegSrc: $numRegSrc")
4198639abbSXuan Hu
425844fcf0SLinJiawei  val io = IO(new Bundle() {
435844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
44ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
457fa2c198SYinan Xu    // from decode
463b739f49SXuan Hu    val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst)))
47a0db5a4bSYinan Xu    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
48980c1bc3SWilliam Wang    // ssit read result
49980c1bc3SWilliam Wang    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
50980c1bc3SWilliam Wang    // waittable read result
51980c1bc3SWilliam Wang    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
527fa2c198SYinan Xu    // to rename table
537fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
547fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W))))
55d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, Input(UInt(PhyRegIdxWidth.W))))
567fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
577fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
58deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
59dcf3a679STang Haojin    // from rename table
60dcf3a679STang Haojin    val int_old_pdest = Vec(CommitWidth, Input(UInt(PhyRegIdxWidth.W)))
61dcf3a679STang Haojin    val fp_old_pdest = Vec(CommitWidth, Input(UInt(PhyRegIdxWidth.W)))
62dcf3a679STang Haojin    val int_need_free = Vec(CommitWidth, Input(Bool()))
6357c4f8d6SLinJiawei    // to dispatch1
643b739f49SXuan Hu    val out = Vec(RenameWidth, DecoupledIO(new DynInst))
65fa7f2c26STang Haojin    // for snapshots
66fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
67ccfddc82SHaojin Tang    // debug arch ports
68ccfddc82SHaojin Tang    val debug_int_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
694aa9ed34Sfdy    val debug_vconfig_rat = Input(UInt(PhyRegIdxWidth.W))
70ccfddc82SHaojin Tang    val debug_fp_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
713b739f49SXuan Hu    val debug_vec_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W)))
72d2b20d1aSTang Haojin    // perf only
73d2b20d1aSTang Haojin    val stallReason = new Bundle {
74d2b20d1aSTang Haojin      val in = Flipped(new StallReasonIO(RenameWidth))
75d2b20d1aSTang Haojin      val out = new StallReasonIO(RenameWidth)
76d2b20d1aSTang Haojin    }
775844fcf0SLinJiawei  })
78b034d3b9SLinJiawei
798b8e745dSYikeZhou  // create free list and rat
8039c59369SXuan Hu  val intFreeList = Module(new MEFreeList(IntPhyRegs))
8139c59369SXuan Hu  val fpFreeList = Module(new StdFreeList(VfPhyRegs - FpLogicRegs - VecLogicRegs))
828b8e745dSYikeZhou
83ccfddc82SHaojin Tang  intFreeList.io.commit    <> io.robCommits
84ccfddc82SHaojin Tang  intFreeList.io.debug_rat <> io.debug_int_rat
85ccfddc82SHaojin Tang  fpFreeList.io.commit     <> io.robCommits
86ccfddc82SHaojin Tang  fpFreeList.io.debug_rat  <> io.debug_fp_rat
87ccfddc82SHaojin Tang
889aca92b9SYinan Xu  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
89deb6421eSHaojin Tang  // fp and vec share `fpFreeList`
903b739f49SXuan Hu  def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match {
913b739f49SXuan Hu    case Reg_I => x.rfWen && x.ldest =/= 0.U
923b739f49SXuan Hu    case Reg_F => x.fpWen
933b739f49SXuan Hu    case Reg_V => x.vecWen
94b034d3b9SLinJiawei  }
953b739f49SXuan Hu  def needDestRegCommit[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
963b739f49SXuan Hu    reg_t match {
973b739f49SXuan Hu      case Reg_I => x.rfWen
983b739f49SXuan Hu      case Reg_F => x.fpWen
993b739f49SXuan Hu      case Reg_V => x.vecWen
100fe6452fcSYinan Xu    }
101deb6421eSHaojin Tang  }
1023b739f49SXuan Hu  def needDestRegWalk[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
1033b739f49SXuan Hu    reg_t match {
1043b739f49SXuan Hu      case Reg_I => x.rfWen && x.ldest =/= 0.U
1053b739f49SXuan Hu      case Reg_F => x.fpWen
1063b739f49SXuan Hu      case Reg_V => x.vecWen
1073b739f49SXuan Hu    }
108ccfddc82SHaojin Tang  }
1098b8e745dSYikeZhou
110f4b2089aSYinan Xu  // connect [redirect + walk] ports for __float point__ & __integer__ free list
111deb6421eSHaojin Tang  Seq(fpFreeList, intFreeList).foreach { case fl =>
11270224bf6SYinan Xu    fl.io.redirect := io.redirect.valid
11370224bf6SYinan Xu    fl.io.walk := io.robCommits.isWalk
1144efb89cbSYikeZhou  }
1155eb4af5bSYikeZhou  // only when both fp and int free list and dispatch1 has enough space can we do allocation
116ccfddc82SHaojin Tang  // when isWalk, freelist can definitely allocate
117ccfddc82SHaojin Tang  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
118ccfddc82SHaojin Tang  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk
1195eb4af5bSYikeZhou
1205eb4af5bSYikeZhou  //           dispatch1 ready ++ float point free list ready ++ int free list ready      ++ not walk
12170224bf6SYinan Xu  val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk
1225eb4af5bSYikeZhou
123b034d3b9SLinJiawei
1249aca92b9SYinan Xu  // speculatively assign the instruction with an robIdx
125a8db15d8Sfdy  val validCount = PopCount(io.in.map(in => in.valid && in.bits.lastUop)) // number of instructions waiting to enter rob (from decode)
1269aca92b9SYinan Xu  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
1278f77f081SYinan Xu  val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself())
128f4b2089aSYinan Xu  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
1299aca92b9SYinan Xu         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
1309aca92b9SYinan Xu                         Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
131f4b2089aSYinan Xu                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
1329aca92b9SYinan Xu  robIdxHead := robIdxHeadNext
133588ceab5SYinan Xu
13400ad41d0SYinan Xu  /**
13500ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
13600ad41d0SYinan Xu    */
1373b739f49SXuan Hu  val uops = Wire(Vec(RenameWidth, new DynInst))
138b034d3b9SLinJiawei  uops.foreach( uop => {
139a7a8a6ccSHaojin Tang    uop.srcState      := DontCare
1409aca92b9SYinan Xu    uop.robIdx        := DontCare
1417cef916fSYinan Xu    uop.debugInfo     := DontCare
142bc86598fSWilliam Wang    uop.lqIdx         := DontCare
143bc86598fSWilliam Wang    uop.sqIdx         := DontCare
1443b739f49SXuan Hu    uop.waitForRobIdx := DontCare
1453b739f49SXuan Hu    uop.singleStep    := DontCare
146fa7f2c26STang Haojin    uop.snapshot      := DontCare
147b034d3b9SLinJiawei  })
148b034d3b9SLinJiawei
149ccfddc82SHaojin Tang  require(RenameWidth >= CommitWidth)
150deb6421eSHaojin Tang  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
15199b8dc2cSYinan Xu  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
15299b8dc2cSYinan Xu  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
153b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
1548b8e745dSYikeZhou
1553b739f49SXuan Hu  val isMove = io.in.map(_.bits.isMove)
1568b8e745dSYikeZhou
157ccfddc82SHaojin Tang  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1583b739f49SXuan Hu  val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1593b739f49SXuan Hu  val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
160ccfddc82SHaojin Tang  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
161ccfddc82SHaojin Tang
1628b8e745dSYikeZhou  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
1638b8e745dSYikeZhou  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
164deb6421eSHaojin Tang  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
1658b8e745dSYikeZhou
166ccfddc82SHaojin Tang  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
167ccfddc82SHaojin Tang
168ccfddc82SHaojin Tang  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
169ccfddc82SHaojin Tang
1708b8e745dSYikeZhou  // uop calculation
171b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
1723b739f49SXuan Hu    for ((name, data) <- uops(i).elements) {
1733b739f49SXuan Hu      if (io.in(i).bits.elements.contains(name)) {
1743b739f49SXuan Hu        data := io.in(i).bits.elements(name)
1753b739f49SXuan Hu      }
1763b739f49SXuan Hu    }
177b034d3b9SLinJiawei
178980c1bc3SWilliam Wang    // update cf according to ssit result
1793b739f49SXuan Hu    uops(i).storeSetHit := io.ssit(i).valid
1803b739f49SXuan Hu    uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
1813b739f49SXuan Hu    uops(i).ssid := io.ssit(i).ssid
182980c1bc3SWilliam Wang
183980c1bc3SWilliam Wang    // update cf according to waittable result
1843b739f49SXuan Hu    uops(i).loadWaitBit := io.waittable(i)
185980c1bc3SWilliam Wang
1863b739f49SXuan Hu    uops(i).replayInst := false.B // set by IQ or MemQ
187deb6421eSHaojin Tang    // alloc a new phy reg, fp and vec share the `fpFreeList`
188deb6421eSHaojin Tang    needVecDest   (i) := io.in(i).valid && needDestReg(Reg_V,       io.in(i).bits)
189deb6421eSHaojin Tang    needFpDest    (i) := io.in(i).valid && needDestReg(Reg_F,       io.in(i).bits)
190deb6421eSHaojin Tang    needIntDest   (i) := io.in(i).valid && needDestReg(Reg_I,       io.in(i).bits)
191ccfddc82SHaojin Tang    if (i < CommitWidth) {
1923b739f49SXuan Hu      walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_I, io.robCommits.info(i))
1933b739f49SXuan Hu      walkNeedFpDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_F, io.robCommits.info(i))
1943b739f49SXuan Hu      walkNeedVecDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_V, io.robCommits.info(i))
195ccfddc82SHaojin Tang      walkIsMove(i) := io.robCommits.info(i).isMove
196ccfddc82SHaojin Tang    }
197*c61abc0cSXuan Hu    fpFreeList.io.allocateReq(i) := needFpDest(i) || needVecDest(i)
198*c61abc0cSXuan Hu    fpFreeList.io.walkReq(i) := walkNeedFpDest(i) || walkNeedVecDest(i)
199dcf3a679STang Haojin    intFreeList.io.allocateReq(i) := needIntDest(i) && !isMove(i)
200dcf3a679STang Haojin    intFreeList.io.walkReq(i) := walkNeedIntDest(i) && !walkIsMove(i)
2012438f9ebSYinan Xu
2028b8e745dSYikeZhou    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
203b424051cSYinan Xu    io.in(i).ready := !hasValid || canOut
20458e06390SLinJiawei
205a8db15d8Sfdy    uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(in => in.valid && in.bits.lastUop))
206588ceab5SYinan Xu
2073b739f49SXuan Hu    uops(i).psrc(0) := Mux1H(uops(i).srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
2083b739f49SXuan Hu    uops(i).psrc(1) := Mux1H(uops(i).srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
2093b739f49SXuan Hu    uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
2103b739f49SXuan Hu    uops(i).psrc(3) := io.vecReadPorts(i)(3)
2113b739f49SXuan Hu    uops(i).psrc(4) := io.vecReadPorts(i)(4) // Todo: vl read port
212f5710817SXuan Hu
213a0db5a4bSYinan Xu    // int psrc2 should be bypassed from next instruction if it is fused
214a0db5a4bSYinan Xu    if (i < RenameWidth - 1) {
215a0db5a4bSYinan Xu      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
216a0db5a4bSYinan Xu        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
217a0db5a4bSYinan Xu      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
218a0db5a4bSYinan Xu        uops(i).psrc(1) := 0.U
219a0db5a4bSYinan Xu      }
220a0db5a4bSYinan Xu    }
221a0db5a4bSYinan Xu    uops(i).psrc(2) := io.fpReadPorts(i)(2)
222*c61abc0cSXuan Hu    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, io.intReadPorts(i).last, io.fpReadPorts(i).last)
22370224bf6SYinan Xu    uops(i).eliminatedMove := isMove(i)
2248b8e745dSYikeZhou
2258b8e745dSYikeZhou    // update pdest
2263b739f49SXuan Hu    uops(i).pdest := MuxCase(0.U, Seq(
2273b739f49SXuan Hu      needIntDest(i)                    -> intFreeList.io.allocatePhyReg(i),
2283b739f49SXuan Hu      (needFpDest(i) || needVecDest(i)) -> fpFreeList.io.allocatePhyReg(i),
2293b739f49SXuan Hu    ))
2308b8e745dSYikeZhou
231ebb8ebf8SYinan Xu    // Assign performance counters
232ebb8ebf8SYinan Xu    uops(i).debugInfo.renameTime := GTimer()
233ebb8ebf8SYinan Xu
23470224bf6SYinan Xu    io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk
235ebb8ebf8SYinan Xu    io.out(i).bits := uops(i)
2363b739f49SXuan Hu    // Todo: move these shit in decode stage
237f025d715SYinan Xu    // dirty code for fence. The lsrc is passed by imm.
2383b739f49SXuan Hu    when (io.out(i).bits.fuType === FuType.fence.U) {
2393b739f49SXuan Hu      io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0))
240a020ce37SYinan Xu    }
241d91483a6Sfdy
242f025d715SYinan Xu    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
243621007d9SXuan Hu//    when (io.in(i).bits.isSoftPrefetch) {
244621007d9SXuan Hu//      io.out(i).bits.fuType := FuType.ldu.U
245621007d9SXuan Hu//      io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
246621007d9SXuan Hu//      io.out(i).bits.selImm := SelImm.IMM_S
247621007d9SXuan Hu//      io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W))
248621007d9SXuan Hu//    }
249ebb8ebf8SYinan Xu
2508b8e745dSYikeZhou    // write speculative rename table
25139d3280eSYikeZhou    // we update rat later inside commit code
25270224bf6SYinan Xu    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
25370224bf6SYinan Xu    fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
254deb6421eSHaojin Tang    vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
25570224bf6SYinan Xu
256ccfddc82SHaojin Tang    if (i < CommitWidth) {
257ccfddc82SHaojin Tang      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
258ccfddc82SHaojin Tang      walkPdest(i) := io.robCommits.info(i).pdest
259ccfddc82SHaojin Tang    } else {
260ccfddc82SHaojin Tang      walkPdest(i) := io.out(i).bits.pdest
261ccfddc82SHaojin Tang    }
262b034d3b9SLinJiawei  }
263b034d3b9SLinJiawei
26470224bf6SYinan Xu  /**
26570224bf6SYinan Xu    * How to set psrc:
26670224bf6SYinan Xu    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
26770224bf6SYinan Xu    * - default: psrc from RAT
26870224bf6SYinan Xu    * How to set pdest:
26970224bf6SYinan Xu    * - Mux(isMove, psrc, pdest_from_freelist).
27070224bf6SYinan Xu    *
27170224bf6SYinan Xu    * The critical path of rename lies here:
27270224bf6SYinan Xu    * When move elimination is enabled, we need to update the rat with psrc.
27370224bf6SYinan Xu    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
27470224bf6SYinan Xu    *
27570224bf6SYinan Xu    * If we expand these logic for pdest(N):
27670224bf6SYinan Xu    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
27770224bf6SYinan Xu    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
27870224bf6SYinan Xu    *                           Mux(bypass(N, N - 2), pdest(N - 2),
27970224bf6SYinan Xu    *                           ...
28070224bf6SYinan Xu    *                           Mux(bypass(N, 0),     pdest(0),
28170224bf6SYinan Xu    *                                                 rat_out(N))...)),
28270224bf6SYinan Xu    *                           freelist_out(N))
28370224bf6SYinan Xu    */
28470224bf6SYinan Xu  // a simple functional model for now
28570224bf6SYinan Xu  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
2863b739f49SXuan Hu
2873b739f49SXuan Hu  // psrc(n) + pdest(1)
28898639abbSXuan Hu  val bypassCond: Vec[MixedVec[UInt]] = Wire(Vec(numRegSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
28998639abbSXuan Hu  require(io.in(0).bits.srcType.size == io.in(0).bits.numSrc)
29098639abbSXuan Hu  private val pdestLoc = io.in.head.bits.srcType.size // 2 vector src: v0, vl&vtype
2913b739f49SXuan Hu  println(s"[Rename] idx of pdest in bypassCond $pdestLoc")
29299b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
29398639abbSXuan Hu    val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) :+ needVecDest(i)
29498639abbSXuan Hu    val fpCond  = io.in(i).bits.srcType.map(_ === SrcType.fp) :+ needFpDest(i)
29598639abbSXuan Hu    val intCond = io.in(i).bits.srcType.map(_ === SrcType.xp) :+ needIntDest(i)
29698639abbSXuan Hu    val target = io.in(i).bits.lsrc :+ io.in(i).bits.ldest
297deb6421eSHaojin Tang    for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
29870224bf6SYinan Xu      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
2993b739f49SXuan Hu        val indexMatch = in.bits.ldest === t
300deb6421eSHaojin Tang        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
30170224bf6SYinan Xu        indexMatch && writeMatch
30270224bf6SYinan Xu      }
30370224bf6SYinan Xu      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
30470224bf6SYinan Xu    }
30570224bf6SYinan Xu    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
30670224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
30770224bf6SYinan Xu    }
30870224bf6SYinan Xu    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
30970224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
31070224bf6SYinan Xu    }
31170224bf6SYinan Xu    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
31270224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
31370224bf6SYinan Xu    }
314a7a8a6ccSHaojin Tang    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
315a7a8a6ccSHaojin Tang      (z, next) => Mux(next._2, next._1, z)
316a7a8a6ccSHaojin Tang    }
317996aacc9SXuan Hu    io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).psrc(4)) {
3183b739f49SXuan Hu      (z, next) => Mux(next._2, next._1, z)
3193b739f49SXuan Hu    }
32070224bf6SYinan Xu    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
321fd7603d9SYinan Xu
3223b739f49SXuan Hu    // Todo: better implementation for fields reuse
323fd7603d9SYinan Xu    // For fused-lui-load, load.src(0) is replaced by the imm.
3243b739f49SXuan Hu    val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc
3253b739f49SXuan Hu    val this_is_load = io.in(i).bits.fuType === FuType.ldu.U
3263b739f49SXuan Hu    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0)
3273b739f49SXuan Hu    val fused_lui_load = last_is_lui && this_is_load && lui_to_load && false.B // Todo: enable it
328fd7603d9SYinan Xu    when (fused_lui_load) {
329fd7603d9SYinan Xu      // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm}
3303b739f49SXuan Hu      val lui_imm = io.in(i - 1).bits.imm(19, 0)
3313b739f49SXuan Hu      val ld_imm = io.in(i).bits.imm
3323b739f49SXuan Hu      io.out(i).bits.srcType(0) := SrcType.imm
3333b739f49SXuan Hu      io.out(i).bits.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm)
334fd7603d9SYinan Xu      val psrcWidth = uops(i).psrc.head.getWidth
3353b739f49SXuan Hu      val lui_imm_in_imm = 20/*Todo: uops(i).imm.getWidth*/ - Imm_I().len
336fd7603d9SYinan Xu      val left_lui_imm = Imm_U().len - lui_imm_in_imm
337fd7603d9SYinan Xu      require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc")
338fd7603d9SYinan Xu      io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm)
339fd7603d9SYinan Xu      io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth)
340fd7603d9SYinan Xu    }
341fd7603d9SYinan Xu
342b034d3b9SLinJiawei  }
34300ad41d0SYinan Xu
344fa7f2c26STang Haojin  val hasCFI = VecInit(io.in.map(in => (!in.bits.cf.pd.notCFI || FuType.isJumpExu(in.bits.ctrl.fuType)) && in.fire)).asUInt.orR
345fa7f2c26STang Haojin  val snapshotCtr = RegInit((4 * CommitWidth).U)
346fa7f2c26STang Haojin  val allowSnpt = if (EnableRenameSnapshot) !snapshotCtr.orR else false.B
347fa7f2c26STang Haojin  io.out.head.bits.snapshot := hasCFI && allowSnpt
348fa7f2c26STang Haojin  when(io.out.head.fire && io.out.head.bits.snapshot) {
349fa7f2c26STang Haojin    snapshotCtr := (4 * CommitWidth).U - PopCount(io.out.map(_.fire))
350fa7f2c26STang Haojin  }.elsewhen(io.out.head.fire) {
351fa7f2c26STang Haojin    snapshotCtr := Mux(snapshotCtr < PopCount(io.out.map(_.fire)), 0.U, snapshotCtr - PopCount(io.out.map(_.fire)))
352fa7f2c26STang Haojin  }
353fa7f2c26STang Haojin
354fa7f2c26STang Haojin  intFreeList.io.snpt := io.snpt
355fa7f2c26STang Haojin  fpFreeList.io.snpt := io.snpt
356fa7f2c26STang Haojin  intFreeList.io.snpt.snptEnq := io.out.head.fire && io.out.head.bits.snapshot
357fa7f2c26STang Haojin  fpFreeList.io.snpt.snptEnq := io.out.head.fire && io.out.head.bits.snapshot
358fa7f2c26STang Haojin
35900ad41d0SYinan Xu  /**
36000ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
36100ad41d0SYinan Xu    */
36200ad41d0SYinan Xu  for (i <- 0 until CommitWidth) {
3636474c47fSYinan Xu    val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i)
3646474c47fSYinan Xu    val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i)
36500ad41d0SYinan Xu
366deb6421eSHaojin Tang    // I. RAT Update
3677fa2c198SYinan Xu    // When redirect happens (mis-prediction), don't update the rename table
368deb6421eSHaojin Tang    io.intRenamePorts(i).wen  := intSpecWen(i)
3693b739f49SXuan Hu    io.intRenamePorts(i).addr := uops(i).ldest
370deb6421eSHaojin Tang    io.intRenamePorts(i).data := io.out(i).bits.pdest
3718b8e745dSYikeZhou
372deb6421eSHaojin Tang    io.fpRenamePorts(i).wen  := fpSpecWen(i)
3733b739f49SXuan Hu    io.fpRenamePorts(i).addr := uops(i).ldest
374deb6421eSHaojin Tang    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
375deb6421eSHaojin Tang
376deb6421eSHaojin Tang    io.vecRenamePorts(i).wen := vecSpecWen(i)
3773b739f49SXuan Hu    io.vecRenamePorts(i).addr := uops(i).ldest
378deb6421eSHaojin Tang    io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
379deb6421eSHaojin Tang
380deb6421eSHaojin Tang    // II. Free List Update
381dcf3a679STang Haojin    intFreeList.io.freeReq(i) := io.int_need_free(i)
382dcf3a679STang Haojin    intFreeList.io.freePhyReg(i) := RegNext(io.int_old_pdest(i))
383*c61abc0cSXuan Hu    fpFreeList.io.freeReq(i)  := RegNext(commitValid && (needDestRegCommit(Reg_F, io.robCommits.info(i)) || needDestRegCommit(Reg_V, io.robCommits.info(i))))
384*c61abc0cSXuan Hu    fpFreeList.io.freePhyReg(i) := io.fp_old_pdest(i)
385deb6421eSHaojin Tang
3863b739f49SXuan Hu    intRefCounter.io.deallocate(i).valid := commitValid && needDestRegCommit(Reg_I, io.robCommits.info(i)) && !io.robCommits.isWalk
387ccfddc82SHaojin Tang    intRefCounter.io.deallocate(i).bits := io.robCommits.info(i).old_pdest
388ccfddc82SHaojin Tang  }
3896474c47fSYinan Xu
390ccfddc82SHaojin Tang  when(io.robCommits.isWalk) {
391ccfddc82SHaojin Tang    (intFreeList.io.allocateReq zip intFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
392ccfddc82SHaojin Tang      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
393ccfddc82SHaojin Tang        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
394ccfddc82SHaojin Tang      }
395ccfddc82SHaojin Tang    }
396ccfddc82SHaojin Tang    (fpFreeList.io.allocateReq zip fpFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach {
397ccfddc82SHaojin Tang      case ((reqValid, allocReg), commitInfo) => when(reqValid) {
398ccfddc82SHaojin Tang        XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n")
399ccfddc82SHaojin Tang      }
400ccfddc82SHaojin Tang    }
4018b8e745dSYikeZhou  }
4028b8e745dSYikeZhou
4038b8e745dSYikeZhou  /*
40470224bf6SYinan Xu  Debug and performance counters
4058b8e745dSYikeZhou   */
4063b739f49SXuan Hu  def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = {
4073b739f49SXuan Hu    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " +
4083b739f49SXuan Hu      p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
4093b739f49SXuan Hu      p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
4103b739f49SXuan Hu      p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
411*c61abc0cSXuan Hu      p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest}\n"
4128b8e745dSYikeZhou    )
4138b8e745dSYikeZhou  }
4148b8e745dSYikeZhou
4158b8e745dSYikeZhou  for ((x,y) <- io.in.zip(io.out)) {
4168b8e745dSYikeZhou    printRenameInfo(x, y)
4178b8e745dSYikeZhou  }
4188b8e745dSYikeZhou
419d2b20d1aSTang Haojin  val debugRedirect = RegEnable(io.redirect.bits, io.redirect.valid)
420d2b20d1aSTang Haojin  // bad speculation
421d2b20d1aSTang Haojin  val recStall = io.redirect.valid || io.robCommits.isWalk
422d2b20d1aSTang Haojin  val ctrlRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsCtrl, io.robCommits.isWalk && debugRedirect.debugIsCtrl)
423d2b20d1aSTang Haojin  val mvioRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsMemVio, io.robCommits.isWalk && debugRedirect.debugIsMemVio)
424d2b20d1aSTang Haojin  val otherRecStall = recStall && !(ctrlRecStall || mvioRecStall)
425d2b20d1aSTang Haojin  XSPerfAccumulate("recovery_stall", recStall)
426d2b20d1aSTang Haojin  XSPerfAccumulate("control_recovery_stall", ctrlRecStall)
427d2b20d1aSTang Haojin  XSPerfAccumulate("mem_violation_recovery_stall", mvioRecStall)
428d2b20d1aSTang Haojin  XSPerfAccumulate("other_recovery_stall", otherRecStall)
429d2b20d1aSTang Haojin  // freelist stall
430d2b20d1aSTang Haojin  val notRecStall = !io.out.head.valid && !recStall
431d2b20d1aSTang Haojin  val intFlStall = notRecStall && hasValid && !intFreeList.io.canAllocate
432d2b20d1aSTang Haojin  val fpFlStall = notRecStall && hasValid && !fpFreeList.io.canAllocate
433d2b20d1aSTang Haojin  // other stall
434d2b20d1aSTang Haojin  val otherStall = notRecStall && !intFlStall && !fpFlStall
435d2b20d1aSTang Haojin
436d2b20d1aSTang Haojin  io.stallReason.in.backReason.valid := io.stallReason.out.backReason.valid || !io.in.head.ready
437d2b20d1aSTang Haojin  io.stallReason.in.backReason.bits := Mux(io.stallReason.out.backReason.valid, io.stallReason.out.backReason.bits,
438d2b20d1aSTang Haojin    MuxCase(TopDownCounters.OtherCoreStall.id.U, Seq(
439d2b20d1aSTang Haojin      ctrlRecStall  -> TopDownCounters.ControlRecoveryStall.id.U,
440d2b20d1aSTang Haojin      mvioRecStall  -> TopDownCounters.MemVioRecoveryStall.id.U,
441d2b20d1aSTang Haojin      otherRecStall -> TopDownCounters.OtherRecoveryStall.id.U,
442d2b20d1aSTang Haojin      intFlStall    -> TopDownCounters.IntFlStall.id.U,
443d2b20d1aSTang Haojin      fpFlStall     -> TopDownCounters.FpFlStall.id.U
444d2b20d1aSTang Haojin    )
445d2b20d1aSTang Haojin  ))
446d2b20d1aSTang Haojin  io.stallReason.out.reason.zip(io.stallReason.in.reason).zip(io.in.map(_.valid)).foreach { case ((out, in), valid) =>
447d2b20d1aSTang Haojin    out := Mux(io.stallReason.in.backReason.valid,
448d2b20d1aSTang Haojin               io.stallReason.in.backReason.bits,
449d2b20d1aSTang Haojin               Mux(valid, TopDownCounters.NoStall.id.U, in))
450d2b20d1aSTang Haojin  }
451d2b20d1aSTang Haojin
4529aca92b9SYinan Xu  XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n")
4536474c47fSYinan Xu  XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n")
4548b8e745dSYikeZhou  for (i <- 0 until CommitWidth) {
4559aca92b9SYinan Xu    val info = io.robCommits.info(i)
4566474c47fSYinan Xu    XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " +
457*c61abc0cSXuan Hu      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}")
4588b8e745dSYikeZhou  }
4598b8e745dSYikeZhou
4608b8e745dSYikeZhou  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
4618b8e745dSYikeZhou
462408a32b7SAllen  XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U))
463408a32b7SAllen  XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid)))
464408a32b7SAllen  XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready)))
46570224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
46670224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk)
46770224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk)
46870224bf6SYinan Xu  XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk)
4695eb4af5bSYikeZhou
470d8aa3d57SbugGenerator  XSPerfHistogram("slots_fire", PopCount(io.out.map(_.fire)), true.B, 0, RenameWidth+1, 1)
471d8aa3d57SbugGenerator  // Explaination: when out(0) not fire, PopCount(valid) is not meaningfull
472d8aa3d57SbugGenerator  XSPerfHistogram("slots_valid_pure", PopCount(io.in.map(_.valid)), io.out(0).fire, 0, RenameWidth+1, 1)
473d8aa3d57SbugGenerator  XSPerfHistogram("slots_valid_rough", PopCount(io.in.map(_.valid)), true.B, 0, RenameWidth+1, 1)
474d8aa3d57SbugGenerator
4753b739f49SXuan Hu  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove)))
4763b739f49SXuan Hu  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm)
477fd7603d9SYinan Xu  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
478cd365d4cSrvcoresjw
479cd365d4cSrvcoresjw
4801ca0e4f3SYinan Xu  val renamePerf = Seq(
481cd365d4cSrvcoresjw    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
482cd365d4cSrvcoresjw    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
483cd365d4cSrvcoresjw    ("rename_stall_cycle_dispatch", hasValid && !io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
484cd365d4cSrvcoresjw    ("rename_stall_cycle_fp      ", hasValid &&  io.out(0).ready && !fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate && !io.robCommits.isWalk),
485cd365d4cSrvcoresjw    ("rename_stall_cycle_int     ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk),
4861ca0e4f3SYinan Xu    ("rename_stall_cycle_walk    ", hasValid &&  io.out(0).ready &&  fpFreeList.io.canAllocate &&  intFreeList.io.canAllocate &&  io.robCommits.isWalk)
487cd365d4cSrvcoresjw  )
4881ca0e4f3SYinan Xu  val intFlPerf = intFreeList.getPerfEvents
4891ca0e4f3SYinan Xu  val fpFlPerf = fpFreeList.getPerfEvents
4901ca0e4f3SYinan Xu  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf
4911ca0e4f3SYinan Xu  generatePerfEvent()
4925eb4af5bSYikeZhou}
493