15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 6c926d4c4SLinJiaweiimport utils.XSInfo 75844fcf0SLinJiawei 899b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle { 999b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1099b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1199b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1299b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1399b8dc2cSYinan Xu} 1499b8dc2cSYinan Xu 15b034d3b9SLinJiaweiclass Rename extends XSModule { 165844fcf0SLinJiawei val io = IO(new Bundle() { 175844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 1821e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 1957c4f8d6SLinJiawei // from decode buffer 209a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2157c4f8d6SLinJiawei // to dispatch1 229a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 2399b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 245844fcf0SLinJiawei }) 25b034d3b9SLinJiawei 262e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 272e9d39e0SLinJiawei XSInfo( 28567096a6Slinjiawei in.valid && in.ready, 2958e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 302e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 312e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 322e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 332e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 34c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 3558e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 362e9d39e0SLinJiawei ) 372e9d39e0SLinJiawei } 382e9d39e0SLinJiawei 392e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 402e9d39e0SLinJiawei printRenameInfo(x, y) 412e9d39e0SLinJiawei } 422e9d39e0SLinJiawei 43b034d3b9SLinJiawei val fpFreeList, intFreeList = Module(new FreeList).io 44b034d3b9SLinJiawei val fpRat = Module(new RenameTable(float = true)).io 45b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 46b034d3b9SLinJiawei 473449c769SLinJiawei fpFreeList.redirect := io.redirect 48b034d3b9SLinJiawei intFreeList.redirect := io.redirect 49b034d3b9SLinJiawei 5045a56a29SZhangZifei val flush = io.redirect.valid && (io.redirect.bits.isException || io.redirect.bits.isFlushPipe) // TODO: need check by JiaWei 51b034d3b9SLinJiawei fpRat.flush := flush 52b034d3b9SLinJiawei intRat.flush := flush 53b034d3b9SLinJiawei 54b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 55b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 56b034d3b9SLinJiawei } 57*c0bcc0d1SYinan Xu fpFreeList.walk.valid := io.roqCommits.isWalk 58*c0bcc0d1SYinan Xu intFreeList.walk.valid := io.roqCommits.isWalk 5921e7a6c5SYinan Xu fpFreeList.walk.bits := PopCount((0 until CommitWidth).map(i => io.roqCommits.valid(i) && needDestReg(true, io.roqCommits.uop(i)))) 6021e7a6c5SYinan Xu intFreeList.walk.bits := PopCount((0 until CommitWidth).map(i => io.roqCommits.valid(i) && needDestReg(false, io.roqCommits.uop(i)))) 61*c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 622438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 632438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 64b034d3b9SLinJiawei 65b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 66b034d3b9SLinJiawei 67b034d3b9SLinJiawei uops.foreach( uop => { 680e9eef65SYinan Xu// uop.brMask := DontCare 690e9eef65SYinan Xu// uop.brTag := DontCare 70b034d3b9SLinJiawei uop.src1State := DontCare 71b034d3b9SLinJiawei uop.src2State := DontCare 72b034d3b9SLinJiawei uop.src3State := DontCare 73b034d3b9SLinJiawei uop.roqIdx := DontCare 746ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 75bc86598fSWilliam Wang uop.lqIdx := DontCare 76bc86598fSWilliam Wang uop.sqIdx := DontCare 77b034d3b9SLinJiawei }) 78b034d3b9SLinJiawei 7999b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 8099b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 81b034d3b9SLinJiawei for(i <- 0 until RenameWidth) { 82b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 83b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 840e9eef65SYinan Xu uops(i).brTag := io.in(i).bits.brTag 85b034d3b9SLinJiawei 86567096a6Slinjiawei val inValid = io.in(i).valid 872dcb2daaSLinJiawei 88b034d3b9SLinJiawei // alloc a new phy reg 8999b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 9099b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 912438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 922438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 932438f9ebSYinan Xu 94*c0bcc0d1SYinan Xu io.in(i).ready := !io.in(i).valid || (io.out(i).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 9558e06390SLinJiawei 96c7054babSLinJiawei // do checkpoints when a branch inst come 974f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 984f787118SYinan Xu // fl.cpReqs(i).valid := inValid 994f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1004f787118SYinan Xu // } 101c7054babSLinJiawei 10299b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1032438f9ebSYinan Xu intFreeList.req.pdests(i), 104c7054babSLinJiawei Mux( 105c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1062438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 107c7054babSLinJiawei ) 108c7054babSLinJiawei ) 109b034d3b9SLinJiawei 110*c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 111b034d3b9SLinJiawei io.out(i).bits := uops(i) 112b034d3b9SLinJiawei 113b034d3b9SLinJiawei // write rename table 114b034d3b9SLinJiawei def writeRat(fp: Boolean) = { 115b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 116b034d3b9SLinJiawei val freeList = if(fp) fpFreeList else intFreeList 117b034d3b9SLinJiawei // speculative inst write 118*c0bcc0d1SYinan Xu val specWen = freeList.req.allocReqs(i) && freeList.req.canAlloc && freeList.req.doAlloc && !io.roqCommits.isWalk 119b034d3b9SLinJiawei // walk back write 12021e7a6c5SYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestReg(fp, io.roqCommits.uop(i)) 12121e7a6c5SYinan Xu val walkWen = commitDestValid && io.roqCommits.isWalk 122b034d3b9SLinJiawei 123b034d3b9SLinJiawei rat.specWritePorts(i).wen := specWen || walkWen 12421e7a6c5SYinan Xu rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits.uop(i).ctrl.ldest) 12521e7a6c5SYinan Xu rat.specWritePorts(i).wdata := Mux(specWen, freeList.req.pdests(i), io.roqCommits.uop(i).old_pdest) 126b034d3b9SLinJiawei 1272e9d39e0SLinJiawei XSInfo(walkWen, 12821e7a6c5SYinan Xu {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits.uop(i).cf.pc)}" + 12944fc192dSYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n" 1302e9d39e0SLinJiawei ) 1312e9d39e0SLinJiawei 13221e7a6c5SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 13321e7a6c5SYinan Xu rat.archWritePorts(i).addr := io.roqCommits.uop(i).ctrl.ldest 13421e7a6c5SYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.uop(i).pdest 135b034d3b9SLinJiawei 1362e9d39e0SLinJiawei XSInfo(rat.archWritePorts(i).wen, 1372dcb2daaSLinJiawei {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 1382e9d39e0SLinJiawei p" pdest:${rat.archWritePorts(i).wdata}\n" 1392e9d39e0SLinJiawei ) 1402e9d39e0SLinJiawei 141b034d3b9SLinJiawei freeList.deallocReqs(i) := rat.archWritePorts(i).wen 14221e7a6c5SYinan Xu freeList.deallocPregs(i) := io.roqCommits.uop(i).old_pdest 143b034d3b9SLinJiawei 144b034d3b9SLinJiawei } 145b034d3b9SLinJiawei 146b034d3b9SLinJiawei writeRat(fp = false) 147b034d3b9SLinJiawei writeRat(fp = true) 148b034d3b9SLinJiawei 149b034d3b9SLinJiawei // read rename table 150b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 151b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 152b034d3b9SLinJiawei val srcCnt = lsrcList.size 153b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 154b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 155b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 156b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 157b034d3b9SLinJiawei if(k != srcCnt){ 158b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 159b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 160b034d3b9SLinJiawei } else { 161b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 162b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 163b034d3b9SLinJiawei } 164b034d3b9SLinJiawei } 165b034d3b9SLinJiawei (psrcVec, old_pdest) 166b034d3b9SLinJiawei } 167b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 168b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 169b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 170b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 171b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1723449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 173b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 174b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 175b034d3b9SLinJiawei } 176b034d3b9SLinJiawei 17799b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 17899b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 17999b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 18099b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 18199b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp 18299b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg 18399b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1 18499b8dc2cSYinan Xu }).reverse) 18599b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 18699b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp 18799b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg 18899b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2 18999b8dc2cSYinan Xu }).reverse) 19099b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 19199b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp 19299b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg 19399b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3 19499b8dc2cSYinan Xu }).reverse) 19599b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 19699b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 19799b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 19899b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 19999b8dc2cSYinan Xu }).reverse) 20099b8dc2cSYinan Xu } 2015844fcf0SLinJiawei} 202