xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision a286134cf5d29318de4e6bb5fed7266a688328c8)
15844fcf0SLinJiaweipackage xiangshan.backend.rename
25844fcf0SLinJiawei
35844fcf0SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
55844fcf0SLinJiaweiimport xiangshan._
62dcb2daaSLinJiaweiimport xiangshan.utils.{ParallelOR, XSInfo}
75844fcf0SLinJiawei
8b034d3b9SLinJiaweiclass Rename extends XSModule {
95844fcf0SLinJiawei  val io = IO(new Bundle() {
105844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
115844fcf0SLinJiawei    val roqCommits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit)))
1257c4f8d6SLinJiawei    val wbIntResults = Vec(NRWritePorts, Flipped(ValidIO(new ExuOutput)))
1357c4f8d6SLinJiawei    val wbFpResults = Vec(NRWritePorts, Flipped(ValidIO(new ExuOutput)))
149ee0fcaeSLinJiawei    val intRfReadAddr = Vec(NRReadPorts, Input(UInt(PhyRegIdxWidth.W)))
159ee0fcaeSLinJiawei    val fpRfReadAddr = Vec(NRReadPorts, Input(UInt(PhyRegIdxWidth.W)))
1657c4f8d6SLinJiawei    val intPregRdy = Vec(NRReadPorts, Output(Bool()))
1757c4f8d6SLinJiawei    val fpPregRdy = Vec(NRReadPorts, Output(Bool()))
1857c4f8d6SLinJiawei    // from decode buffer
199a2e6b8aSLinJiawei    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
2057c4f8d6SLinJiawei    // to dispatch1
219a2e6b8aSLinJiawei    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
225844fcf0SLinJiawei  })
23b034d3b9SLinJiawei
242dcb2daaSLinJiawei  val isWalk = ParallelOR(io.roqCommits.map(x => x.valid && x.bits.isWalk)).asBool()
252dcb2daaSLinJiawei
262e9d39e0SLinJiawei  val debug_exception = io.redirect.valid && io.redirect.bits.isException
272dcb2daaSLinJiawei  val debug_walk = isWalk
282e9d39e0SLinJiawei  val debug_norm = !(debug_exception || debug_walk)
292e9d39e0SLinJiawei
302e9d39e0SLinJiawei  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
312e9d39e0SLinJiawei    XSInfo(
322e9d39e0SLinJiawei      debug_norm,
3358e06390SLinJiawei      p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " +
342e9d39e0SLinJiawei        p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " +
352e9d39e0SLinJiawei        p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " +
362e9d39e0SLinJiawei        p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " +
372e9d39e0SLinJiawei        p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
3858e06390SLinJiawei        p"old_pdest:${out.bits.old_pdest} flptr:${out.bits.freelistAllocPtr} " +
3958e06390SLinJiawei        p"out v:${out.valid} r:${out.ready}\n"
402e9d39e0SLinJiawei    )
412e9d39e0SLinJiawei  }
422e9d39e0SLinJiawei
432e9d39e0SLinJiawei  for((x,y) <- io.in.zip(io.out)){
442e9d39e0SLinJiawei    printRenameInfo(x, y)
452e9d39e0SLinJiawei  }
462e9d39e0SLinJiawei
47b034d3b9SLinJiawei  val fpFreeList, intFreeList = Module(new FreeList).io
48b034d3b9SLinJiawei  val fpRat = Module(new RenameTable(float = true)).io
49b034d3b9SLinJiawei  val intRat = Module(new RenameTable(float = false)).io
50b034d3b9SLinJiawei  val fpBusyTable, intBusyTable = Module(new BusyTable).io
51b034d3b9SLinJiawei
5258e06390SLinJiawei  fpFreeList.redirect := DontCare
53b034d3b9SLinJiawei  intFreeList.redirect := io.redirect
54b034d3b9SLinJiawei
55b034d3b9SLinJiawei  val flush = io.redirect.valid && io.redirect.bits.isException
56b034d3b9SLinJiawei  fpRat.flush := flush
57b034d3b9SLinJiawei  intRat.flush := flush
58b034d3b9SLinJiawei  fpBusyTable.flush := flush
59b034d3b9SLinJiawei  intBusyTable.flush := flush
60b034d3b9SLinJiawei
61b034d3b9SLinJiawei  def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = {
62b034d3b9SLinJiawei    {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)}
63b034d3b9SLinJiawei  }
64b034d3b9SLinJiawei
65b034d3b9SLinJiawei  val uops = Wire(Vec(RenameWidth, new MicroOp))
66b034d3b9SLinJiawei
67b034d3b9SLinJiawei  uops.foreach( uop => {
680e9eef65SYinan Xu//    uop.brMask := DontCare
690e9eef65SYinan Xu//    uop.brTag := DontCare
70b034d3b9SLinJiawei    uop.src1State := DontCare
71b034d3b9SLinJiawei    uop.src2State := DontCare
72b034d3b9SLinJiawei    uop.src3State := DontCare
73b034d3b9SLinJiawei    uop.roqIdx := DontCare
74*a286134cSWilliam Wang    uop.moqIdx := DontCare
75b034d3b9SLinJiawei  })
76b034d3b9SLinJiawei
7758e06390SLinJiawei  var lastReady = WireInit(true.B)
78b034d3b9SLinJiawei  for(i <- 0 until RenameWidth) {
79b034d3b9SLinJiawei    uops(i).cf := io.in(i).bits.cf
80b034d3b9SLinJiawei    uops(i).ctrl := io.in(i).bits.ctrl
810e9eef65SYinan Xu    uops(i).brTag := io.in(i).bits.brTag
82b034d3b9SLinJiawei
832dcb2daaSLinJiawei    val inValid = io.in(i).valid && !isWalk
842dcb2daaSLinJiawei
85b034d3b9SLinJiawei    // alloc a new phy reg
862dcb2daaSLinJiawei    val needFpDest = inValid && needDestReg(fp = true, io.in(i).bits)
872dcb2daaSLinJiawei    val needIntDest = inValid && needDestReg(fp = false, io.in(i).bits)
8858e06390SLinJiawei    fpFreeList.allocReqs(i) := needFpDest && lastReady && io.out(i).ready
8958e06390SLinJiawei    intFreeList.allocReqs(i) := needIntDest && lastReady && io.out(i).ready
90b034d3b9SLinJiawei    val fpCanAlloc = fpFreeList.canAlloc(i)
91b034d3b9SLinJiawei    val intCanAlloc = intFreeList.canAlloc(i)
92b034d3b9SLinJiawei    val this_can_alloc = Mux(needIntDest, intCanAlloc, fpCanAlloc)
9358e06390SLinJiawei    io.in(i).ready := lastReady && io.out(i).ready && this_can_alloc && !isWalk
9458e06390SLinJiawei
9558e06390SLinJiawei    lastReady = io.in(i).ready
9658e06390SLinJiawei
97f9d01431SWilliam Wang    uops(i).pdest := Mux(needIntDest, intFreeList.pdests(i), Mux(uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 0.U, fpFreeList.pdests(i)))
9858e06390SLinJiawei    uops(i).freelistAllocPtr := intFreeList.allocPtrs(i)
99b034d3b9SLinJiawei
100b034d3b9SLinJiawei    io.out(i).valid := io.in(i).fire()
101b034d3b9SLinJiawei    io.out(i).bits := uops(i)
102b034d3b9SLinJiawei
103b034d3b9SLinJiawei    // write rename table
104b034d3b9SLinJiawei    def writeRat(fp: Boolean) = {
105b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
106b034d3b9SLinJiawei      val freeList = if(fp) fpFreeList else intFreeList
107b034d3b9SLinJiawei      val busyTable = if(fp) fpBusyTable else intBusyTable
108b034d3b9SLinJiawei      // speculative inst write
109b034d3b9SLinJiawei      val specWen = freeList.allocReqs(i) && freeList.canAlloc(i)
110b034d3b9SLinJiawei      // walk back write
111b034d3b9SLinJiawei      val commitDestValid = io.roqCommits(i).valid && needDestReg(fp, io.roqCommits(i).bits.uop)
112b034d3b9SLinJiawei      val walkWen = commitDestValid && io.roqCommits(i).bits.isWalk
113b034d3b9SLinJiawei
114b034d3b9SLinJiawei      rat.specWritePorts(i).wen := specWen || walkWen
115b034d3b9SLinJiawei      rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits(i).bits.uop.ctrl.ldest)
116b034d3b9SLinJiawei      rat.specWritePorts(i).wdata := Mux(specWen, freeList.pdests(i), io.roqCommits(i).bits.uop.old_pdest)
117b034d3b9SLinJiawei
11875bc8863Slinjiawei      busyTable.wbPregs(NRWritePorts + i).valid := walkWen
11975bc8863Slinjiawei      busyTable.wbPregs(NRWritePorts + i).bits := io.roqCommits(i).bits.uop.pdest
12075bc8863Slinjiawei
1212e9d39e0SLinJiawei      XSInfo(walkWen,
1224fba05b0Slinjiawei        {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits(i).bits.uop.cf.pc)}" +
1232e9d39e0SLinJiawei          p" ldst:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n"
1242e9d39e0SLinJiawei      )
1252e9d39e0SLinJiawei
126b034d3b9SLinJiawei      rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits(i).bits.isWalk
127b034d3b9SLinJiawei      rat.archWritePorts(i).addr := io.roqCommits(i).bits.uop.ctrl.ldest
128b034d3b9SLinJiawei      rat.archWritePorts(i).wdata := io.roqCommits(i).bits.uop.pdest
129b034d3b9SLinJiawei
1302e9d39e0SLinJiawei      XSInfo(rat.archWritePorts(i).wen,
1312dcb2daaSLinJiawei        {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" +
1322e9d39e0SLinJiawei          p" pdest:${rat.archWritePorts(i).wdata}\n"
1332e9d39e0SLinJiawei      )
1342e9d39e0SLinJiawei
135b034d3b9SLinJiawei      freeList.deallocReqs(i) := rat.archWritePorts(i).wen
136b034d3b9SLinJiawei      freeList.deallocPregs(i) := io.roqCommits(i).bits.uop.old_pdest
137b034d3b9SLinJiawei
138b034d3b9SLinJiawei      // set phy reg status to busy
139b034d3b9SLinJiawei      busyTable.allocPregs(i).valid := specWen
140b034d3b9SLinJiawei      busyTable.allocPregs(i).bits := freeList.pdests(i)
141b034d3b9SLinJiawei    }
142b034d3b9SLinJiawei
143b034d3b9SLinJiawei    writeRat(fp = false)
144b034d3b9SLinJiawei    writeRat(fp = true)
145b034d3b9SLinJiawei
146b034d3b9SLinJiawei    // read rename table
147b034d3b9SLinJiawei    def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = {
148b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
149b034d3b9SLinJiawei      val srcCnt = lsrcList.size
150b034d3b9SLinJiawei      val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W)))
151b034d3b9SLinJiawei      val old_pdest = Wire(UInt(PhyRegIdxWidth.W))
152b034d3b9SLinJiawei      for(k <- 0 until srcCnt+1){
153b034d3b9SLinJiawei        val rportIdx = i * (srcCnt+1) + k
154b034d3b9SLinJiawei        if(k != srcCnt){
155b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := lsrcList(k)
156b034d3b9SLinJiawei          psrcVec(k) := rat.readPorts(rportIdx).rdata
157b034d3b9SLinJiawei        } else {
158b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := ldest
159b034d3b9SLinJiawei          old_pdest := rat.readPorts(rportIdx).rdata
160b034d3b9SLinJiawei        }
161b034d3b9SLinJiawei      }
162b034d3b9SLinJiawei      (psrcVec, old_pdest)
163b034d3b9SLinJiawei    }
164b034d3b9SLinJiawei    val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3)
165b034d3b9SLinJiawei    val ldest = uops(i).ctrl.ldest
166b034d3b9SLinJiawei    val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false)
167b034d3b9SLinJiawei    val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true)
168b034d3b9SLinJiawei    uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0))
169b034d3b9SLinJiawei    uops(i).psrc2 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1))
170b034d3b9SLinJiawei    uops(i).psrc3 := fpPhySrcVec(2)
171b034d3b9SLinJiawei    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest)
172b034d3b9SLinJiawei  }
173b034d3b9SLinJiawei
174b034d3b9SLinJiawei
175b034d3b9SLinJiawei  def updateBusyTable(fp: Boolean) = {
176b034d3b9SLinJiawei    val wbResults = if(fp) io.wbFpResults else io.wbIntResults
177b034d3b9SLinJiawei    val busyTable = if(fp) fpBusyTable else intBusyTable
17875bc8863Slinjiawei    for((wb, setPhyRegRdy) <- wbResults.zip(busyTable.wbPregs.take(NRWritePorts))){
179b034d3b9SLinJiawei      setPhyRegRdy.valid := wb.valid && needDestReg(fp, wb.bits.uop)
180b034d3b9SLinJiawei      setPhyRegRdy.bits := wb.bits.uop.pdest
181b034d3b9SLinJiawei    }
182b034d3b9SLinJiawei  }
183b034d3b9SLinJiawei
184b034d3b9SLinJiawei  updateBusyTable(false)
185b034d3b9SLinJiawei  updateBusyTable(true)
186b034d3b9SLinJiawei
187b034d3b9SLinJiawei  intBusyTable.rfReadAddr <> io.intRfReadAddr
188b034d3b9SLinJiawei  intBusyTable.pregRdy <> io.intPregRdy
189b034d3b9SLinJiawei  fpBusyTable.rfReadAddr <> io.fpRfReadAddr
190b034d3b9SLinJiawei  fpBusyTable.pregRdy <> io.fpPregRdy
1915844fcf0SLinJiawei}
192