1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 175844fcf0SLinJiaweipackage xiangshan.backend.rename 185844fcf0SLinJiawei 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 205844fcf0SLinJiaweiimport chisel3._ 215844fcf0SLinJiaweiimport chisel3.util._ 225844fcf0SLinJiaweiimport xiangshan._ 237cef916fSYinan Xuimport utils._ 249aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 25049559e7SYinan Xuimport xiangshan.backend.dispatch.PreDispatchInfo 2670224bf6SYinan Xuimport xiangshan.backend.rename.freelist._ 2799b8dc2cSYinan Xu 2839d3280eSYikeZhouclass Rename(implicit p: Parameters) extends XSModule { 295844fcf0SLinJiawei val io = IO(new Bundle() { 305844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 319aca92b9SYinan Xu val robCommits = Flipped(new RobCommitIO) 327fa2c198SYinan Xu // from decode 339a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 347fa2c198SYinan Xu // to rename table 357fa2c198SYinan Xu val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W)))) 367fa2c198SYinan Xu val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W)))) 377fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 387fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 3957c4f8d6SLinJiawei // to dispatch1 409a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 41049559e7SYinan Xu val dispatchInfo = Output(new PreDispatchInfo) 425844fcf0SLinJiawei }) 43b034d3b9SLinJiawei 448b8e745dSYikeZhou // create free list and rat 4570224bf6SYinan Xu val intFreeList = Module(new MEFreeList(MEFreeListSize)) 4670224bf6SYinan Xu val intRefCounter = Module(new RefCounter(MEFreeListSize)) 4770224bf6SYinan Xu val fpFreeList = Module(new StdFreeList(StdFreeListSize)) 488b8e745dSYikeZhou 499aca92b9SYinan Xu // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob) 5070224bf6SYinan Xu val isIntDest = io.in.map(in => in.bits.ctrl.rfWen && in.bits.ctrl.ldest =/= 0.U) 5170224bf6SYinan Xu val isFpDest = io.in.map(_.bits.ctrl.fpWen) 52b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 53b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 54b034d3b9SLinJiawei } 559aca92b9SYinan Xu def needDestRegCommit[T <: RobCommitInfo](fp: Boolean, x: T): Bool = { 5670224bf6SYinan Xu // TODO: why this ldest? 57fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 58fe6452fcSYinan Xu } 598b8e745dSYikeZhou 60f4b2089aSYinan Xu // connect [redirect + walk] ports for __float point__ & __integer__ free list 615eb4af5bSYikeZhou Seq((fpFreeList, true), (intFreeList, false)).foreach{ case (fl, isFp) => 6270224bf6SYinan Xu fl.io.redirect := io.redirect.valid 6370224bf6SYinan Xu fl.io.walk := io.robCommits.isWalk 645eb4af5bSYikeZhou // when isWalk, use stepBack to restore head pointer of free list 655eb4af5bSYikeZhou // (if ME enabled, stepBack of intFreeList should be useless thus optimized out) 6670224bf6SYinan Xu fl.io.stepBack := PopCount(io.robCommits.valid.zip(io.robCommits.info).map{case (v, i) => v && needDestRegCommit(isFp, i)}) 674efb89cbSYikeZhou } 685eb4af5bSYikeZhou // walk has higher priority than allocation and thus we don't use isWalk here 695eb4af5bSYikeZhou // only when both fp and int free list and dispatch1 has enough space can we do allocation 7070224bf6SYinan Xu intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready 7170224bf6SYinan Xu fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready 725eb4af5bSYikeZhou 735eb4af5bSYikeZhou // dispatch1 ready ++ float point free list ready ++ int free list ready ++ not walk 7470224bf6SYinan Xu val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk 755eb4af5bSYikeZhou 76b034d3b9SLinJiawei 779aca92b9SYinan Xu // speculatively assign the instruction with an robIdx 789aca92b9SYinan Xu val validCount = PopCount(io.in.map(_.valid)) // number of instructions waiting to enter rob (from decode) 799aca92b9SYinan Xu val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr)) 808f77f081SYinan Xu val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 81f4b2089aSYinan Xu val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index 829aca92b9SYinan Xu Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself 839aca92b9SYinan Xu Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx 84f4b2089aSYinan Xu /* default */ robIdxHead))) // no instructions passed by this cycle: stick to old value 859aca92b9SYinan Xu robIdxHead := robIdxHeadNext 86588ceab5SYinan Xu 8700ad41d0SYinan Xu /** 8800ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 8900ad41d0SYinan Xu */ 90b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 91b034d3b9SLinJiawei uops.foreach( uop => { 9220e31bd1SYinan Xu uop.srcState(0) := DontCare 9320e31bd1SYinan Xu uop.srcState(1) := DontCare 9420e31bd1SYinan Xu uop.srcState(2) := DontCare 959aca92b9SYinan Xu uop.robIdx := DontCare 966ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 977cef916fSYinan Xu uop.debugInfo := DontCare 98bc86598fSWilliam Wang uop.lqIdx := DontCare 99bc86598fSWilliam Wang uop.sqIdx := DontCare 100b034d3b9SLinJiawei }) 101b034d3b9SLinJiawei 10299b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 10399b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 104b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 1058b8e745dSYikeZhou 1068b8e745dSYikeZhou val isMove = io.in.map(_.bits.ctrl.isMove) 1070153cd55SYikeZhou val intPsrc = Wire(Vec(RenameWidth, UInt())) 1088b8e745dSYikeZhou 1098b8e745dSYikeZhou val intSpecWen = Wire(Vec(RenameWidth, Bool())) 1108b8e745dSYikeZhou val fpSpecWen = Wire(Vec(RenameWidth, Bool())) 1118b8e745dSYikeZhou 1128b8e745dSYikeZhou // uop calculation 113b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 114b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 115b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 116b034d3b9SLinJiawei 117567096a6Slinjiawei val inValid = io.in(i).valid 1182dcb2daaSLinJiawei 119b034d3b9SLinJiawei // alloc a new phy reg 12099b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 12199b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 12270224bf6SYinan Xu fpFreeList.io.allocateReq(i) := needFpDest(i) 12370224bf6SYinan Xu intFreeList.io.allocateReq(i) := needIntDest(i) && !isMove(i) 1242438f9ebSYinan Xu 1258b8e745dSYikeZhou // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready 126b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 12758e06390SLinJiawei 1289aca92b9SYinan Xu uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(_.valid)) 129588ceab5SYinan Xu 1307fa2c198SYinan Xu val intPhySrcVec = io.intReadPorts(i).take(2) 1317fa2c198SYinan Xu val intOldPdest = io.intReadPorts(i).last 1320153cd55SYikeZhou intPsrc(i) := intPhySrcVec(0) 1337fa2c198SYinan Xu val fpPhySrcVec = io.fpReadPorts(i).take(3) 1347fa2c198SYinan Xu val fpOldPdest = io.fpReadPorts(i).last 13520e31bd1SYinan Xu uops(i).psrc(0) := Mux(uops(i).ctrl.srcType(0) === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 13620e31bd1SYinan Xu uops(i).psrc(1) := Mux(uops(i).ctrl.srcType(1) === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 13720e31bd1SYinan Xu uops(i).psrc(2) := fpPhySrcVec(2) 138b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 13970224bf6SYinan Xu uops(i).eliminatedMove := isMove(i) 1408b8e745dSYikeZhou 1418b8e745dSYikeZhou // update pdest 14270224bf6SYinan Xu uops(i).pdest := Mux(needIntDest(i), intFreeList.io.allocatePhyReg(i), // normal int inst 14370224bf6SYinan Xu // normal fp inst 14470224bf6SYinan Xu Mux(needFpDest(i), fpFreeList.io.allocatePhyReg(i), 14570224bf6SYinan Xu /* default */0.U)) 1468b8e745dSYikeZhou 147ebb8ebf8SYinan Xu // Assign performance counters 148ebb8ebf8SYinan Xu uops(i).debugInfo.renameTime := GTimer() 149ebb8ebf8SYinan Xu 15070224bf6SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk 151ebb8ebf8SYinan Xu io.out(i).bits := uops(i) 152*a020ce37SYinan Xu when (io.out(i).bits.ctrl.fuType === FuType.fence) { 153*a020ce37SYinan Xu io.out(i).bits.ctrl.imm := Cat(io.in(i).bits.ctrl.lsrc(1), io.in(i).bits.ctrl.lsrc(0)) 154*a020ce37SYinan Xu } 155ebb8ebf8SYinan Xu 1568b8e745dSYikeZhou // write speculative rename table 15739d3280eSYikeZhou // we update rat later inside commit code 15870224bf6SYinan Xu intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 15970224bf6SYinan Xu fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 16070224bf6SYinan Xu 16170224bf6SYinan Xu intRefCounter.io.allocate(i).valid := intSpecWen(i) 16270224bf6SYinan Xu intRefCounter.io.allocate(i).bits := io.out(i).bits.pdest 163b034d3b9SLinJiawei } 164b034d3b9SLinJiawei 16570224bf6SYinan Xu /** 16670224bf6SYinan Xu * How to set psrc: 16770224bf6SYinan Xu * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc 16870224bf6SYinan Xu * - default: psrc from RAT 16970224bf6SYinan Xu * How to set pdest: 17070224bf6SYinan Xu * - Mux(isMove, psrc, pdest_from_freelist). 17170224bf6SYinan Xu * 17270224bf6SYinan Xu * The critical path of rename lies here: 17370224bf6SYinan Xu * When move elimination is enabled, we need to update the rat with psrc. 17470224bf6SYinan Xu * However, psrc maybe comes from previous instructions' pdest, which comes from freelist. 17570224bf6SYinan Xu * 17670224bf6SYinan Xu * If we expand these logic for pdest(N): 17770224bf6SYinan Xu * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N)) 17870224bf6SYinan Xu * = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1), 17970224bf6SYinan Xu * Mux(bypass(N, N - 2), pdest(N - 2), 18070224bf6SYinan Xu * ... 18170224bf6SYinan Xu * Mux(bypass(N, 0), pdest(0), 18270224bf6SYinan Xu * rat_out(N))...)), 18370224bf6SYinan Xu * freelist_out(N)) 18470224bf6SYinan Xu */ 18570224bf6SYinan Xu // a simple functional model for now 18670224bf6SYinan Xu io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest) 18770224bf6SYinan Xu val bypassCond = Wire(Vec(4, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))))) 18899b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 18970224bf6SYinan Xu val fpCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.fp) :+ needFpDest(i) 19070224bf6SYinan Xu val intCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.reg) :+ needIntDest(i) 19170224bf6SYinan Xu val target = io.in(i).bits.ctrl.lsrc :+ io.in(i).bits.ctrl.ldest 19270224bf6SYinan Xu for ((((cond1, cond2), t), j) <- fpCond.zip(intCond).zip(target).zipWithIndex) { 19370224bf6SYinan Xu val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) => 19470224bf6SYinan Xu val indexMatch = in.bits.ctrl.ldest === t 19570224bf6SYinan Xu val writeMatch = cond2 && needIntDest(j) || cond1 && needFpDest(j) 19670224bf6SYinan Xu indexMatch && writeMatch 19770224bf6SYinan Xu } 19870224bf6SYinan Xu bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt 19970224bf6SYinan Xu } 20070224bf6SYinan Xu io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) { 20170224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 20270224bf6SYinan Xu } 20370224bf6SYinan Xu io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) { 20470224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 20570224bf6SYinan Xu } 20670224bf6SYinan Xu io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) { 20770224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 20870224bf6SYinan Xu } 20970224bf6SYinan Xu io.out(i).bits.old_pdest := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).old_pdest) { 21070224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 21170224bf6SYinan Xu } 21270224bf6SYinan Xu io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest) 213b034d3b9SLinJiawei } 21400ad41d0SYinan Xu 2158b8e745dSYikeZhou // calculate lsq space requirement 216049559e7SYinan Xu val isLs = VecInit(uops.map(uop => FuType.isLoadStore(uop.ctrl.fuType))) 217049559e7SYinan Xu val isStore = VecInit(uops.map(uop => FuType.isStoreExu(uop.ctrl.fuType))) 218049559e7SYinan Xu val isAMO = VecInit(uops.map(uop => FuType.isAMO(uop.ctrl.fuType))) 219049559e7SYinan Xu io.dispatchInfo.lsqNeedAlloc := VecInit((0 until RenameWidth).map(i => 220049559e7SYinan Xu Mux(isLs(i), Mux(isStore(i) && !isAMO(i), 2.U, 1.U), 0.U))) 221049559e7SYinan Xu 22200ad41d0SYinan Xu /** 22300ad41d0SYinan Xu * Instructions commit: update freelist and rename table 22400ad41d0SYinan Xu */ 22500ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 22600ad41d0SYinan Xu 2277fa2c198SYinan Xu Seq((io.intRenamePorts, false), (io.fpRenamePorts, true)) foreach { case (rat, fp) => 2288b8e745dSYikeZhou // is valid commit req and given instruction has destination register 2299aca92b9SYinan Xu val commitDestValid = io.robCommits.valid(i) && needDestRegCommit(fp, io.robCommits.info(i)) 2309aca92b9SYinan Xu XSDebug(p"isFp[${fp}]index[$i]-commitDestValid:$commitDestValid,isWalk:${io.robCommits.isWalk}\n") 2318b8e745dSYikeZhou 2328b8e745dSYikeZhou /* 2338b8e745dSYikeZhou I. RAT Update 2348b8e745dSYikeZhou */ 2358b8e745dSYikeZhou 2368b8e745dSYikeZhou // walk back write - restore spec state : ldest => old_pdest 2378b8e745dSYikeZhou if (fp && i < RenameWidth) { 2387fa2c198SYinan Xu // When redirect happens (mis-prediction), don't update the rename table 23970224bf6SYinan Xu rat(i).wen := fpSpecWen(i) 2407fa2c198SYinan Xu rat(i).addr := uops(i).ctrl.ldest 24170224bf6SYinan Xu rat(i).data := fpFreeList.io.allocatePhyReg(i) 2428b8e745dSYikeZhou } else if (!fp && i < RenameWidth) { 24370224bf6SYinan Xu rat(i).wen := intSpecWen(i) 2447fa2c198SYinan Xu rat(i).addr := uops(i).ctrl.ldest 24570224bf6SYinan Xu rat(i).data := io.out(i).bits.pdest 24639d3280eSYikeZhou } 2478b8e745dSYikeZhou 2488b8e745dSYikeZhou /* 2498b8e745dSYikeZhou II. Free List Update 2508b8e745dSYikeZhou */ 2518b8e745dSYikeZhou if (fp) { // Float Point free list 25270224bf6SYinan Xu fpFreeList.io.freeReq(i) := commitDestValid && !io.robCommits.isWalk 25370224bf6SYinan Xu fpFreeList.io.freePhyReg(i) := io.robCommits.info(i).old_pdest 2547fa2c198SYinan Xu } else { // Integer free list 25570224bf6SYinan Xu intFreeList.io.freeReq(i) := intRefCounter.io.freeRegs(i).valid 25670224bf6SYinan Xu intFreeList.io.freePhyReg(i) := intRefCounter.io.freeRegs(i).bits 25700ad41d0SYinan Xu } 25800ad41d0SYinan Xu } 25970224bf6SYinan Xu intRefCounter.io.deallocate(i).valid := io.robCommits.valid(i) && needDestRegCommit(false, io.robCommits.info(i)) 26070224bf6SYinan Xu intRefCounter.io.deallocate(i).bits := Mux(io.robCommits.isWalk, io.robCommits.info(i).pdest, io.robCommits.info(i).old_pdest) 2618b8e745dSYikeZhou } 2628b8e745dSYikeZhou 2638b8e745dSYikeZhou /* 26470224bf6SYinan Xu Debug and performance counters 2658b8e745dSYikeZhou */ 2668b8e745dSYikeZhou def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 26770224bf6SYinan Xu XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.cf.pc)} in(${in.valid},${in.ready}) " + 2688b8e745dSYikeZhou p"lsrc(0):${in.bits.ctrl.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " + 2698b8e745dSYikeZhou p"lsrc(1):${in.bits.ctrl.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " + 2708b8e745dSYikeZhou p"lsrc(2):${in.bits.ctrl.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " + 2718b8e745dSYikeZhou p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 27270224bf6SYinan Xu p"old_pdest:${out.bits.old_pdest}\n" 2738b8e745dSYikeZhou ) 2748b8e745dSYikeZhou } 2758b8e745dSYikeZhou 2768b8e745dSYikeZhou for((x,y) <- io.in.zip(io.out)){ 2778b8e745dSYikeZhou printRenameInfo(x, y) 2788b8e745dSYikeZhou } 2798b8e745dSYikeZhou 2809aca92b9SYinan Xu XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n") 2819aca92b9SYinan Xu XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.valid.asUInt)}\n") 2828b8e745dSYikeZhou for (i <- 0 until CommitWidth) { 2839aca92b9SYinan Xu val info = io.robCommits.info(i) 2849aca92b9SYinan Xu XSDebug(io.robCommits.isWalk && io.robCommits.valid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " + 2857fa2c198SYinan Xu p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} " + p"eliminatedMove:${info.eliminatedMove} " + 2868b8e745dSYikeZhou p"pdest:${info.pdest} old_pdest:${info.old_pdest}\n") 2878b8e745dSYikeZhou } 2888b8e745dSYikeZhou 2898b8e745dSYikeZhou XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n") 2908b8e745dSYikeZhou 291408a32b7SAllen XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 292408a32b7SAllen XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 293408a32b7SAllen XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 29470224bf6SYinan Xu XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 29570224bf6SYinan Xu XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 29670224bf6SYinan Xu XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk) 29770224bf6SYinan Xu XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk) 2985eb4af5bSYikeZhou 29970224bf6SYinan Xu XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire() && out.bits.ctrl.isMove))) 3005eb4af5bSYikeZhou} 301