xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 84a015b18041645f72f59fd6f44a708e8015ac41)
15844fcf0SLinJiaweipackage xiangshan.backend.rename
25844fcf0SLinJiawei
35844fcf0SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
55844fcf0SLinJiaweiimport xiangshan._
6c926d4c4SLinJiaweiimport utils.XSInfo
75844fcf0SLinJiawei
8b034d3b9SLinJiaweiclass Rename extends XSModule {
95844fcf0SLinJiawei  val io = IO(new Bundle() {
105844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
115844fcf0SLinJiawei    val roqCommits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit)))
1257c4f8d6SLinJiawei    val wbIntResults = Vec(NRWritePorts, Flipped(ValidIO(new ExuOutput)))
1357c4f8d6SLinJiawei    val wbFpResults = Vec(NRWritePorts, Flipped(ValidIO(new ExuOutput)))
149ee0fcaeSLinJiawei    val intRfReadAddr = Vec(NRReadPorts, Input(UInt(PhyRegIdxWidth.W)))
159ee0fcaeSLinJiawei    val fpRfReadAddr = Vec(NRReadPorts, Input(UInt(PhyRegIdxWidth.W)))
1657c4f8d6SLinJiawei    val intPregRdy = Vec(NRReadPorts, Output(Bool()))
1757c4f8d6SLinJiawei    val fpPregRdy = Vec(NRReadPorts, Output(Bool()))
1857c4f8d6SLinJiawei    // from decode buffer
199a2e6b8aSLinJiawei    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
2057c4f8d6SLinJiawei    // to dispatch1
219a2e6b8aSLinJiawei    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
225844fcf0SLinJiawei  })
23b034d3b9SLinJiawei
242e9d39e0SLinJiawei  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
252e9d39e0SLinJiawei    XSInfo(
26567096a6Slinjiawei      in.valid && in.ready,
2758e06390SLinJiawei      p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " +
282e9d39e0SLinJiawei        p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " +
292e9d39e0SLinJiawei        p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " +
302e9d39e0SLinJiawei        p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " +
312e9d39e0SLinJiawei        p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
32c7054babSLinJiawei        p"old_pdest:${out.bits.old_pdest} " +
3358e06390SLinJiawei        p"out v:${out.valid} r:${out.ready}\n"
342e9d39e0SLinJiawei    )
352e9d39e0SLinJiawei  }
362e9d39e0SLinJiawei
372e9d39e0SLinJiawei  for((x,y) <- io.in.zip(io.out)){
382e9d39e0SLinJiawei    printRenameInfo(x, y)
392e9d39e0SLinJiawei  }
402e9d39e0SLinJiawei
41b034d3b9SLinJiawei  val fpFreeList, intFreeList = Module(new FreeList).io
42b034d3b9SLinJiawei  val fpRat = Module(new RenameTable(float = true)).io
43b034d3b9SLinJiawei  val intRat = Module(new RenameTable(float = false)).io
44b034d3b9SLinJiawei  val fpBusyTable, intBusyTable = Module(new BusyTable).io
45b034d3b9SLinJiawei
463449c769SLinJiawei  fpFreeList.redirect := io.redirect
47b034d3b9SLinJiawei  intFreeList.redirect := io.redirect
48b034d3b9SLinJiawei
49b034d3b9SLinJiawei  val flush = io.redirect.valid && io.redirect.bits.isException
50b034d3b9SLinJiawei  fpRat.flush := flush
51b034d3b9SLinJiawei  intRat.flush := flush
52b034d3b9SLinJiawei  fpBusyTable.flush := flush
53b034d3b9SLinJiawei  intBusyTable.flush := flush
54b034d3b9SLinJiawei
55b034d3b9SLinJiawei  def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = {
56b034d3b9SLinJiawei    {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)}
57b034d3b9SLinJiawei  }
58b034d3b9SLinJiawei
59b034d3b9SLinJiawei  val uops = Wire(Vec(RenameWidth, new MicroOp))
60b034d3b9SLinJiawei
61b034d3b9SLinJiawei  uops.foreach( uop => {
620e9eef65SYinan Xu//    uop.brMask := DontCare
630e9eef65SYinan Xu//    uop.brTag := DontCare
64b034d3b9SLinJiawei    uop.src1State := DontCare
65b034d3b9SLinJiawei    uop.src2State := DontCare
66b034d3b9SLinJiawei    uop.src3State := DontCare
67b034d3b9SLinJiawei    uop.roqIdx := DontCare
68b034d3b9SLinJiawei  })
69b034d3b9SLinJiawei
7021032341Slinjiawei  var lastReady = WireInit(io.out(0).ready)
7121032341Slinjiawei  // debug assert
7221032341Slinjiawei  val outRdy = Cat(io.out.map(_.ready))
7321032341Slinjiawei  assert(outRdy===0.U || outRdy.andR())
74b034d3b9SLinJiawei  for(i <- 0 until RenameWidth) {
75b034d3b9SLinJiawei    uops(i).cf := io.in(i).bits.cf
76b034d3b9SLinJiawei    uops(i).ctrl := io.in(i).bits.ctrl
770e9eef65SYinan Xu    uops(i).brTag := io.in(i).bits.brTag
78b034d3b9SLinJiawei
79567096a6Slinjiawei    val inValid = io.in(i).valid
802dcb2daaSLinJiawei
81b034d3b9SLinJiawei    // alloc a new phy reg
822dcb2daaSLinJiawei    val needFpDest = inValid && needDestReg(fp = true, io.in(i).bits)
832dcb2daaSLinJiawei    val needIntDest = inValid && needDestReg(fp = false, io.in(i).bits)
8421032341Slinjiawei    fpFreeList.allocReqs(i) := needFpDest && lastReady
8521032341Slinjiawei    intFreeList.allocReqs(i) := needIntDest && lastReady
86b034d3b9SLinJiawei    val fpCanAlloc = fpFreeList.canAlloc(i)
87b034d3b9SLinJiawei    val intCanAlloc = intFreeList.canAlloc(i)
883449c769SLinJiawei    val this_can_alloc = Mux(
893449c769SLinJiawei      needIntDest,
903449c769SLinJiawei      intCanAlloc,
913449c769SLinJiawei      Mux(
923449c769SLinJiawei        needFpDest,
933449c769SLinJiawei        fpCanAlloc,
943449c769SLinJiawei        true.B
953449c769SLinJiawei      )
963449c769SLinJiawei    )
9721032341Slinjiawei    io.in(i).ready := lastReady && this_can_alloc
9858e06390SLinJiawei
99c7054babSLinJiawei    // do checkpoints when a branch inst come
100c7054babSLinJiawei    for(fl <- Seq(fpFreeList, intFreeList)){
101c7054babSLinJiawei      fl.cpReqs(i).valid := inValid
102c7054babSLinJiawei      fl.cpReqs(i).bits := io.in(i).bits.brTag
103c7054babSLinJiawei    }
104c7054babSLinJiawei
10558e06390SLinJiawei    lastReady = io.in(i).ready
10658e06390SLinJiawei
107c7054babSLinJiawei    uops(i).pdest := Mux(needIntDest,
108c7054babSLinJiawei      intFreeList.pdests(i),
109c7054babSLinJiawei      Mux(
110c7054babSLinJiawei        uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen,
111c7054babSLinJiawei        0.U, fpFreeList.pdests(i)
112c7054babSLinJiawei      )
113c7054babSLinJiawei    )
114b034d3b9SLinJiawei
115b034d3b9SLinJiawei    io.out(i).valid := io.in(i).fire()
116b034d3b9SLinJiawei    io.out(i).bits := uops(i)
117b034d3b9SLinJiawei
118b034d3b9SLinJiawei    // write rename table
119b034d3b9SLinJiawei    def writeRat(fp: Boolean) = {
120b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
121b034d3b9SLinJiawei      val freeList = if(fp) fpFreeList else intFreeList
122b034d3b9SLinJiawei      val busyTable = if(fp) fpBusyTable else intBusyTable
123b034d3b9SLinJiawei      // speculative inst write
124b034d3b9SLinJiawei      val specWen = freeList.allocReqs(i) && freeList.canAlloc(i)
125b034d3b9SLinJiawei      // walk back write
126b034d3b9SLinJiawei      val commitDestValid = io.roqCommits(i).valid && needDestReg(fp, io.roqCommits(i).bits.uop)
127b034d3b9SLinJiawei      val walkWen = commitDestValid && io.roqCommits(i).bits.isWalk
128b034d3b9SLinJiawei
129b034d3b9SLinJiawei      rat.specWritePorts(i).wen := specWen || walkWen
130b034d3b9SLinJiawei      rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits(i).bits.uop.ctrl.ldest)
131b034d3b9SLinJiawei      rat.specWritePorts(i).wdata := Mux(specWen, freeList.pdests(i), io.roqCommits(i).bits.uop.old_pdest)
132b034d3b9SLinJiawei
1332e9d39e0SLinJiawei      XSInfo(walkWen,
1344fba05b0Slinjiawei        {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits(i).bits.uop.cf.pc)}" +
1352e9d39e0SLinJiawei          p" ldst:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n"
1362e9d39e0SLinJiawei      )
1372e9d39e0SLinJiawei
138b034d3b9SLinJiawei      rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits(i).bits.isWalk
139b034d3b9SLinJiawei      rat.archWritePorts(i).addr := io.roqCommits(i).bits.uop.ctrl.ldest
140b034d3b9SLinJiawei      rat.archWritePorts(i).wdata := io.roqCommits(i).bits.uop.pdest
141b034d3b9SLinJiawei
1422e9d39e0SLinJiawei      XSInfo(rat.archWritePorts(i).wen,
1432dcb2daaSLinJiawei        {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" +
1442e9d39e0SLinJiawei          p" pdest:${rat.archWritePorts(i).wdata}\n"
1452e9d39e0SLinJiawei      )
1462e9d39e0SLinJiawei
147b034d3b9SLinJiawei      freeList.deallocReqs(i) := rat.archWritePorts(i).wen
148b034d3b9SLinJiawei      freeList.deallocPregs(i) := io.roqCommits(i).bits.uop.old_pdest
149b034d3b9SLinJiawei
150b034d3b9SLinJiawei      // set phy reg status to busy
151b034d3b9SLinJiawei      busyTable.allocPregs(i).valid := specWen
152b034d3b9SLinJiawei      busyTable.allocPregs(i).bits := freeList.pdests(i)
153b034d3b9SLinJiawei    }
154b034d3b9SLinJiawei
155b034d3b9SLinJiawei    writeRat(fp = false)
156b034d3b9SLinJiawei    writeRat(fp = true)
157b034d3b9SLinJiawei
158b034d3b9SLinJiawei    // read rename table
159b034d3b9SLinJiawei    def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = {
160b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
161b034d3b9SLinJiawei      val srcCnt = lsrcList.size
162b034d3b9SLinJiawei      val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W)))
163b034d3b9SLinJiawei      val old_pdest = Wire(UInt(PhyRegIdxWidth.W))
164b034d3b9SLinJiawei      for(k <- 0 until srcCnt+1){
165b034d3b9SLinJiawei        val rportIdx = i * (srcCnt+1) + k
166b034d3b9SLinJiawei        if(k != srcCnt){
167b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := lsrcList(k)
168b034d3b9SLinJiawei          psrcVec(k) := rat.readPorts(rportIdx).rdata
169b034d3b9SLinJiawei        } else {
170b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := ldest
171b034d3b9SLinJiawei          old_pdest := rat.readPorts(rportIdx).rdata
172b034d3b9SLinJiawei        }
173b034d3b9SLinJiawei      }
174b034d3b9SLinJiawei      (psrcVec, old_pdest)
175b034d3b9SLinJiawei    }
176b034d3b9SLinJiawei    val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3)
177b034d3b9SLinJiawei    val ldest = uops(i).ctrl.ldest
178b034d3b9SLinJiawei    val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false)
179b034d3b9SLinJiawei    val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true)
180b034d3b9SLinJiawei    uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0))
1813449c769SLinJiawei    uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1))
182b034d3b9SLinJiawei    uops(i).psrc3 := fpPhySrcVec(2)
183b034d3b9SLinJiawei    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest)
184b034d3b9SLinJiawei  }
185b034d3b9SLinJiawei
186b034d3b9SLinJiawei
187b034d3b9SLinJiawei  def updateBusyTable(fp: Boolean) = {
188b034d3b9SLinJiawei    val wbResults = if(fp) io.wbFpResults else io.wbIntResults
189b034d3b9SLinJiawei    val busyTable = if(fp) fpBusyTable else intBusyTable
190*84a015b1Slinjiawei    for((wb, setPhyRegRdy) <- wbResults.zip(busyTable.wbPregs)){
191b034d3b9SLinJiawei      setPhyRegRdy.valid := wb.valid && needDestReg(fp, wb.bits.uop)
192b034d3b9SLinJiawei      setPhyRegRdy.bits := wb.bits.uop.pdest
193b034d3b9SLinJiawei    }
194b034d3b9SLinJiawei  }
195b034d3b9SLinJiawei
196b034d3b9SLinJiawei  updateBusyTable(false)
197b034d3b9SLinJiawei  updateBusyTable(true)
198b034d3b9SLinJiawei
199b034d3b9SLinJiawei  intBusyTable.rfReadAddr <> io.intRfReadAddr
200b034d3b9SLinJiawei  intBusyTable.pregRdy <> io.intPregRdy
201b034d3b9SLinJiawei  fpBusyTable.rfReadAddr <> io.fpRfReadAddr
202b034d3b9SLinJiawei  fpBusyTable.pregRdy <> io.fpPregRdy
2035844fcf0SLinJiawei}
204