xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 6374b1d62bdc41478bd6fe6a4dc48e131c2769f7)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.rename
185844fcf0SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility._
233b739f49SXuan Huimport utils._
243b739f49SXuan Huimport xiangshan._
2589cc69c1STang Haojinimport xiangshan.backend.Bundles.{DecodedInst, DynInst}
26765e58c6Ssinsanctionimport xiangshan.backend.decode.{FusionDecodeInfo, ImmUnion, Imm_I, Imm_LUI_LOAD, Imm_U}
27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
2870224bf6SYinan Xuimport xiangshan.backend.rename.freelist._
29c3f16425Sxiaofeibao-xjtuimport xiangshan.backend.rob.{RobEnqIO, RobPtr}
30980c1bc3SWilliam Wangimport xiangshan.mem.mdp._
3199b8dc2cSYinan Xu
32ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
33d6f9198fSXuan Hu
34d6f9198fSXuan Hu  // params alias
3598639abbSXuan Hu  private val numRegSrc = backendParams.numRegSrc
36d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
375718c384SHaojin Tang  private val numVecRatPorts = numVecRegSrc
3898639abbSXuan Hu
3998639abbSXuan Hu  println(s"[Rename] numRegSrc: $numRegSrc")
4098639abbSXuan Hu
415844fcf0SLinJiawei  val io = IO(new Bundle() {
425844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
436b102a39SHaojin Tang    val rabCommits = Input(new RabCommitIO)
447fa2c198SYinan Xu    // from decode
453b739f49SXuan Hu    val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst)))
46a0db5a4bSYinan Xu    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
47980c1bc3SWilliam Wang    // ssit read result
48980c1bc3SWilliam Wang    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
49980c1bc3SWilliam Wang    // waittable read result
50980c1bc3SWilliam Wang    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
517fa2c198SYinan Xu    // to rename table
525718c384SHaojin Tang    val intReadPorts = Vec(RenameWidth, Vec(2, Input(UInt(PhyRegIdxWidth.W))))
535718c384SHaojin Tang    val fpReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
54d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, Input(UInt(PhyRegIdxWidth.W))))
557fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
567fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
57deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
58dcf3a679STang Haojin    // from rename table
59780712aaSxiaofeibao-xjtu    val int_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
60780712aaSxiaofeibao-xjtu    val fp_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
61780712aaSxiaofeibao-xjtu    val vec_old_pdest = Vec(RabCommitWidth, Input(UInt(PhyRegIdxWidth.W)))
62780712aaSxiaofeibao-xjtu    val int_need_free = Vec(RabCommitWidth, Input(Bool()))
6357c4f8d6SLinJiawei    // to dispatch1
643b739f49SXuan Hu    val out = Vec(RenameWidth, DecoupledIO(new DynInst))
65fa7f2c26STang Haojin    // for snapshots
66fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
67c4b56310SHaojin Tang    val snptLastEnq = Flipped(ValidIO(new RobPtr))
68bb7e6e3aSxiaofeibao-xjtu    val snptIsFull= Input(Bool())
69ccfddc82SHaojin Tang    // debug arch ports
70b7d9e8d5Sxiaofeibao-xjtu    val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
71b7d9e8d5Sxiaofeibao-xjtu    val debug_vconfig_rat = if (backendParams.debugEn) Some(Input(UInt(PhyRegIdxWidth.W))) else None
72b7d9e8d5Sxiaofeibao-xjtu    val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
73b7d9e8d5Sxiaofeibao-xjtu    val debug_vec_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
74d2b20d1aSTang Haojin    // perf only
75d2b20d1aSTang Haojin    val stallReason = new Bundle {
76d2b20d1aSTang Haojin      val in = Flipped(new StallReasonIO(RenameWidth))
77d2b20d1aSTang Haojin      val out = new StallReasonIO(RenameWidth)
78d2b20d1aSTang Haojin    }
795844fcf0SLinJiawei  })
80b034d3b9SLinJiawei
81*6374b1d6SXuan Hu  // io alias
82*6374b1d6SXuan Hu  private val dispatchCanAcc = io.out.head.ready
83*6374b1d6SXuan Hu
8489cc69c1STang Haojin  val compressUnit = Module(new CompressUnit())
858b8e745dSYikeZhou  // create free list and rat
8639c59369SXuan Hu  val intFreeList = Module(new MEFreeList(IntPhyRegs))
874eebf274Ssinsanction  val fpFreeList = Module(new StdFreeList(FpPhyRegs - FpLogicRegs, FpLogicRegs, Reg_F))
884eebf274Ssinsanction  val vecFreeList = Module(new StdFreeList(VfPhyRegs - VecLogicRegs, VecLogicRegs, Reg_V))
898b8e745dSYikeZhou
906b102a39SHaojin Tang  intFreeList.io.commit    <> io.rabCommits
91b7d9e8d5Sxiaofeibao-xjtu  intFreeList.io.debug_rat.foreach(_ <> io.debug_int_rat.get)
926b102a39SHaojin Tang  fpFreeList.io.commit     <> io.rabCommits
93b7d9e8d5Sxiaofeibao-xjtu  fpFreeList.io.debug_rat.foreach(_ <> io.debug_fp_rat.get)
944eebf274Ssinsanction  vecFreeList.io.commit    <> io.rabCommits
954eebf274Ssinsanction  vecFreeList.io.debug_rat.foreach(_ <> io.debug_vec_rat.get)
96ccfddc82SHaojin Tang
979aca92b9SYinan Xu  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
983b739f49SXuan Hu  def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match {
993b739f49SXuan Hu    case Reg_I => x.rfWen && x.ldest =/= 0.U
1003b739f49SXuan Hu    case Reg_F => x.fpWen
1013b739f49SXuan Hu    case Reg_V => x.vecWen
102b034d3b9SLinJiawei  }
1036b102a39SHaojin Tang  def needDestRegCommit[T <: RabCommitInfo](reg_t: RegType, x: T): Bool = {
1043b739f49SXuan Hu    reg_t match {
1053b739f49SXuan Hu      case Reg_I => x.rfWen
1063b739f49SXuan Hu      case Reg_F => x.fpWen
1073b739f49SXuan Hu      case Reg_V => x.vecWen
108fe6452fcSYinan Xu    }
109deb6421eSHaojin Tang  }
1106b102a39SHaojin Tang  def needDestRegWalk[T <: RabCommitInfo](reg_t: RegType, x: T): Bool = {
1113b739f49SXuan Hu    reg_t match {
1123b739f49SXuan Hu      case Reg_I => x.rfWen && x.ldest =/= 0.U
1133b739f49SXuan Hu      case Reg_F => x.fpWen
1143b739f49SXuan Hu      case Reg_V => x.vecWen
1153b739f49SXuan Hu    }
116ccfddc82SHaojin Tang  }
1178b8e745dSYikeZhou
1184eebf274Ssinsanction  // connect [redirect + walk] ports for fp & vec & int free list
1194eebf274Ssinsanction  Seq(fpFreeList, vecFreeList, intFreeList).foreach { case fl =>
12070224bf6SYinan Xu    fl.io.redirect := io.redirect.valid
1216b102a39SHaojin Tang    fl.io.walk := io.rabCommits.isWalk
1224efb89cbSYikeZhou  }
1234eebf274Ssinsanction  // only when all free list and dispatch1 has enough space can we do allocation
124ccfddc82SHaojin Tang  // when isWalk, freelist can definitely allocate
125*6374b1d6SXuan Hu  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
126*6374b1d6SXuan Hu  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && vecFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
127*6374b1d6SXuan Hu  vecFreeList.io.doAllocate := intFreeList.io.canAllocate && fpFreeList.io.canAllocate && dispatchCanAcc || io.rabCommits.isWalk
1285eb4af5bSYikeZhou
1294eebf274Ssinsanction  //           dispatch1 ready ++ float point free list ready ++ int free list ready ++ vec free list ready     ++ not walk
130*6374b1d6SXuan Hu  val canOut = dispatchCanAcc && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && !io.rabCommits.isWalk
1315eb4af5bSYikeZhou
13289cc69c1STang Haojin  compressUnit.io.in.zip(io.in).foreach{ case(sink, source) =>
13389cc69c1STang Haojin    sink.valid := source.valid
13489cc69c1STang Haojin    sink.bits := source.bits
13589cc69c1STang Haojin  }
13689cc69c1STang Haojin  val needRobFlags = compressUnit.io.out.needRobFlags
13789cc69c1STang Haojin  val instrSizesVec = compressUnit.io.out.instrSizes
13889cc69c1STang Haojin  val compressMasksVec = compressUnit.io.out.masks
139b034d3b9SLinJiawei
1409aca92b9SYinan Xu  // speculatively assign the instruction with an robIdx
14189cc69c1STang Haojin  val validCount = PopCount(io.in.zip(needRobFlags).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag}) // number of instructions waiting to enter rob (from decode)
1429aca92b9SYinan Xu  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
1435f8b6c9eSsinceforYy  val lastCycleMisprediction = GatedValidRegNext(io.redirect.valid && !io.redirect.bits.flushItself())
144f4b2089aSYinan Xu  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
1459aca92b9SYinan Xu         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
146ac78003fSzhanglyGit           Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
147f4b2089aSYinan Xu                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
1489aca92b9SYinan Xu  robIdxHead := robIdxHeadNext
149588ceab5SYinan Xu
15000ad41d0SYinan Xu  /**
15100ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
15200ad41d0SYinan Xu    */
1533b739f49SXuan Hu  val uops = Wire(Vec(RenameWidth, new DynInst))
154b034d3b9SLinJiawei  uops.foreach( uop => {
155a7a8a6ccSHaojin Tang    uop.srcState      := DontCare
1567cef916fSYinan Xu    uop.debugInfo     := DontCare
157bc86598fSWilliam Wang    uop.lqIdx         := DontCare
158bc86598fSWilliam Wang    uop.sqIdx         := DontCare
1593b739f49SXuan Hu    uop.waitForRobIdx := DontCare
1603b739f49SXuan Hu    uop.singleStep    := DontCare
161fa7f2c26STang Haojin    uop.snapshot      := DontCare
16213551487SzhanglyGit    uop.srcLoadDependency := DontCare
163f3a9fb05SAnzo    uop.numLsElem       :=  DontCare
164b034d3b9SLinJiawei  })
165b034d3b9SLinJiawei
166deb6421eSHaojin Tang  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
16799b8dc2cSYinan Xu  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
16899b8dc2cSYinan Xu  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
169b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
170a63155a6SXuan Hu  private val inHeadValid = io.in.head.valid
1718b8e745dSYikeZhou
172c58c2872STang Haojin  val isMove = Wire(Vec(RenameWidth, Bool()))
173c58c2872STang Haojin  isMove zip io.in.map(_.bits) foreach {
174c58c2872STang Haojin    case (move, in) => move := Mux(in.exceptionVec.asUInt.orR, false.B, in.isMove)
175c58c2872STang Haojin  }
1768b8e745dSYikeZhou
177ccfddc82SHaojin Tang  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1783b739f49SXuan Hu  val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1793b739f49SXuan Hu  val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
180ccfddc82SHaojin Tang  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
181ccfddc82SHaojin Tang
1828b8e745dSYikeZhou  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
1838b8e745dSYikeZhou  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
184deb6421eSHaojin Tang  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
1858b8e745dSYikeZhou
186ccfddc82SHaojin Tang  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
187ccfddc82SHaojin Tang
188ccfddc82SHaojin Tang  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
189ccfddc82SHaojin Tang
1908b8e745dSYikeZhou  // uop calculation
191b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
1920c01a27aSHaojin Tang    (uops(i): Data).waiveAll :<= (io.in(i).bits: Data).waiveAll
193b034d3b9SLinJiawei
194980c1bc3SWilliam Wang    // update cf according to ssit result
1953b739f49SXuan Hu    uops(i).storeSetHit := io.ssit(i).valid
1963b739f49SXuan Hu    uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
1973b739f49SXuan Hu    uops(i).ssid := io.ssit(i).ssid
198980c1bc3SWilliam Wang
199980c1bc3SWilliam Wang    // update cf according to waittable result
2003b739f49SXuan Hu    uops(i).loadWaitBit := io.waittable(i)
201980c1bc3SWilliam Wang
2023b739f49SXuan Hu    uops(i).replayInst := false.B // set by IQ or MemQ
2034eebf274Ssinsanction    // alloc a new phy reg
204ac78003fSzhanglyGit    needVecDest(i) := io.in(i).valid && needDestReg(Reg_V, io.in(i).bits)
205ac78003fSzhanglyGit    needFpDest(i) := io.in(i).valid && needDestReg(Reg_F, io.in(i).bits)
206ac78003fSzhanglyGit    needIntDest(i) := io.in(i).valid && needDestReg(Reg_I, io.in(i).bits)
207780712aaSxiaofeibao-xjtu    if (i < RabCommitWidth) {
2086b102a39SHaojin Tang      walkNeedIntDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_I, io.rabCommits.info(i))
2096b102a39SHaojin Tang      walkNeedFpDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_F, io.rabCommits.info(i))
2106b102a39SHaojin Tang      walkNeedVecDest(i) := io.rabCommits.walkValid(i) && needDestRegWalk(Reg_V, io.rabCommits.info(i))
2116b102a39SHaojin Tang      walkIsMove(i) := io.rabCommits.info(i).isMove
212ccfddc82SHaojin Tang    }
2134eebf274Ssinsanction    fpFreeList.io.allocateReq(i) := needFpDest(i)
2144eebf274Ssinsanction    fpFreeList.io.walkReq(i) := walkNeedFpDest(i)
2154eebf274Ssinsanction    vecFreeList.io.allocateReq(i) := needVecDest(i)
2164eebf274Ssinsanction    vecFreeList.io.walkReq(i) := walkNeedVecDest(i)
217dcf3a679STang Haojin    intFreeList.io.allocateReq(i) := needIntDest(i) && !isMove(i)
218dcf3a679STang Haojin    intFreeList.io.walkReq(i) := walkNeedIntDest(i) && !walkIsMove(i)
2192438f9ebSYinan Xu
2208b8e745dSYikeZhou    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
221ac78003fSzhanglyGit    io.in(i).ready := !hasValid || canOut
22258e06390SLinJiawei
22389cc69c1STang Haojin    uops(i).robIdx := robIdxHead + PopCount(io.in.zip(needRobFlags).take(i).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag})
22489cc69c1STang Haojin    uops(i).instrSize := instrSizesVec(i)
22589cc69c1STang Haojin    when(isMove(i)) {
22689cc69c1STang Haojin      uops(i).numUops := 0.U
2273235a9d8SZiyue-Zhang      uops(i).numWB := 0.U
22889cc69c1STang Haojin    }
22989cc69c1STang Haojin    if (i > 0) {
23089cc69c1STang Haojin      when(!needRobFlags(i - 1)) {
23189cc69c1STang Haojin        uops(i).firstUop := false.B
23289cc69c1STang Haojin        uops(i).ftqPtr := uops(i - 1).ftqPtr
23389cc69c1STang Haojin        uops(i).ftqOffset := uops(i - 1).ftqOffset
23489cc69c1STang Haojin        uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2353235a9d8SZiyue-Zhang        uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
23689cc69c1STang Haojin      }
23789cc69c1STang Haojin    }
23889cc69c1STang Haojin    when(!needRobFlags(i)) {
23989cc69c1STang Haojin      uops(i).lastUop := false.B
24089cc69c1STang Haojin      uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2413235a9d8SZiyue-Zhang      uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
24289cc69c1STang Haojin    }
243f1ba628bSHaojin Tang    uops(i).wfflags := (compressMasksVec(i) & Cat(io.in.map(_.bits.wfflags).reverse)).orR
244f1ba628bSHaojin Tang    uops(i).dirtyFs := (compressMasksVec(i) & Cat(io.in.map(_.bits.fpWen).reverse)).orR
2453af3539fSZiyue Zhang    // vector instructions' uopSplitType cannot be UopSplitType.SCA_SIM
2463af3539fSZiyue Zhang    uops(i).dirtyVs := (compressMasksVec(i) & Cat(io.in.map(_.bits.uopSplitType =/= UopSplitType.SCA_SIM).reverse)).orR
247588ceab5SYinan Xu
2483b739f49SXuan Hu    uops(i).psrc(0) := Mux1H(uops(i).srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
2493b739f49SXuan Hu    uops(i).psrc(1) := Mux1H(uops(i).srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
2503b739f49SXuan Hu    uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
2513b739f49SXuan Hu    uops(i).psrc(3) := io.vecReadPorts(i)(3)
2523b739f49SXuan Hu    uops(i).psrc(4) := io.vecReadPorts(i)(4) // Todo: vl read port
253f5710817SXuan Hu
254a0db5a4bSYinan Xu    // int psrc2 should be bypassed from next instruction if it is fused
255a0db5a4bSYinan Xu    if (i < RenameWidth - 1) {
256a0db5a4bSYinan Xu      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
257a0db5a4bSYinan Xu        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
258a0db5a4bSYinan Xu      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
259a0db5a4bSYinan Xu        uops(i).psrc(1) := 0.U
260a0db5a4bSYinan Xu      }
261a0db5a4bSYinan Xu    }
26270224bf6SYinan Xu    uops(i).eliminatedMove := isMove(i)
2638b8e745dSYikeZhou
2648b8e745dSYikeZhou    // update pdest
265ac78003fSzhanglyGit    uops(i).pdest := MuxCase(0.U, Seq(
266ac78003fSzhanglyGit      needIntDest(i)    ->  intFreeList.io.allocatePhyReg(i),
2674eebf274Ssinsanction      needFpDest(i)     ->  fpFreeList.io.allocatePhyReg(i),
2684eebf274Ssinsanction      needVecDest(i)    ->  vecFreeList.io.allocatePhyReg(i),
2693b739f49SXuan Hu    ))
2708b8e745dSYikeZhou
271ebb8ebf8SYinan Xu    // Assign performance counters
272ebb8ebf8SYinan Xu    uops(i).debugInfo.renameTime := GTimer()
273ebb8ebf8SYinan Xu
2744eebf274Ssinsanction    io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && vecFreeList.io.canAllocate && !io.rabCommits.isWalk
275ebb8ebf8SYinan Xu    io.out(i).bits := uops(i)
2763b739f49SXuan Hu    // Todo: move these shit in decode stage
277f025d715SYinan Xu    // dirty code for fence. The lsrc is passed by imm.
2783b739f49SXuan Hu    when (io.out(i).bits.fuType === FuType.fence.U) {
2793b739f49SXuan Hu      io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0))
280a020ce37SYinan Xu    }
281d91483a6Sfdy
282f025d715SYinan Xu    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
283621007d9SXuan Hu//    when (io.in(i).bits.isSoftPrefetch) {
284621007d9SXuan Hu//      io.out(i).bits.fuType := FuType.ldu.U
285621007d9SXuan Hu//      io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
286621007d9SXuan Hu//      io.out(i).bits.selImm := SelImm.IMM_S
287621007d9SXuan Hu//      io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W))
288621007d9SXuan Hu//    }
289ebb8ebf8SYinan Xu
290765e58c6Ssinsanction    // dirty code for lui+addi(w) fusion
291765e58c6Ssinsanction    if (i < RenameWidth - 1) {
292765e58c6Ssinsanction      val fused_lui32 = io.in(i).bits.selImm === SelImm.IMM_LUI32 && io.in(i).bits.fuType === FuType.alu.U
293765e58c6Ssinsanction      when (fused_lui32) {
294765e58c6Ssinsanction        val lui_imm = io.in(i).bits.imm(19, 0)
295765e58c6Ssinsanction        val add_imm = io.in(i + 1).bits.imm(11, 0)
29649f433deSXuan Hu        require(io.out(i).bits.imm.getWidth >= lui_imm.getWidth + add_imm.getWidth)
29749f433deSXuan Hu        io.out(i).bits.imm := Cat(lui_imm, add_imm)
298765e58c6Ssinsanction      }
299765e58c6Ssinsanction    }
300765e58c6Ssinsanction
3018b8e745dSYikeZhou    // write speculative rename table
30239d3280eSYikeZhou    // we update rat later inside commit code
3036b102a39SHaojin Tang    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
3046b102a39SHaojin Tang    fpSpecWen(i)  := needFpDest(i)  && fpFreeList.io.canAllocate  && fpFreeList.io.doAllocate  && !io.rabCommits.isWalk && !io.redirect.valid
3054eebf274Ssinsanction    vecSpecWen(i) := needVecDest(i) && vecFreeList.io.canAllocate && vecFreeList.io.doAllocate && !io.rabCommits.isWalk && !io.redirect.valid
306ac78003fSzhanglyGit
30770224bf6SYinan Xu
308780712aaSxiaofeibao-xjtu    if (i < RabCommitWidth) {
309ccfddc82SHaojin Tang      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
3106b102a39SHaojin Tang      walkPdest(i) := io.rabCommits.info(i).pdest
311ccfddc82SHaojin Tang    } else {
312ccfddc82SHaojin Tang      walkPdest(i) := io.out(i).bits.pdest
313ccfddc82SHaojin Tang    }
314b034d3b9SLinJiawei  }
315b034d3b9SLinJiawei
31670224bf6SYinan Xu  /**
31770224bf6SYinan Xu    * How to set psrc:
31870224bf6SYinan Xu    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
31970224bf6SYinan Xu    * - default: psrc from RAT
32070224bf6SYinan Xu    * How to set pdest:
32170224bf6SYinan Xu    * - Mux(isMove, psrc, pdest_from_freelist).
32270224bf6SYinan Xu    *
32370224bf6SYinan Xu    * The critical path of rename lies here:
32470224bf6SYinan Xu    * When move elimination is enabled, we need to update the rat with psrc.
32570224bf6SYinan Xu    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
32670224bf6SYinan Xu    *
32770224bf6SYinan Xu    * If we expand these logic for pdest(N):
32870224bf6SYinan Xu    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
32970224bf6SYinan Xu    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
33070224bf6SYinan Xu    *                           Mux(bypass(N, N - 2), pdest(N - 2),
33170224bf6SYinan Xu    *                           ...
33270224bf6SYinan Xu    *                           Mux(bypass(N, 0),     pdest(0),
33370224bf6SYinan Xu    *                                                 rat_out(N))...)),
33470224bf6SYinan Xu    *                           freelist_out(N))
33570224bf6SYinan Xu    */
33670224bf6SYinan Xu  // a simple functional model for now
33770224bf6SYinan Xu  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
3383b739f49SXuan Hu
3393b739f49SXuan Hu  // psrc(n) + pdest(1)
34098639abbSXuan Hu  val bypassCond: Vec[MixedVec[UInt]] = Wire(Vec(numRegSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
34198639abbSXuan Hu  require(io.in(0).bits.srcType.size == io.in(0).bits.numSrc)
34298639abbSXuan Hu  private val pdestLoc = io.in.head.bits.srcType.size // 2 vector src: v0, vl&vtype
3433b739f49SXuan Hu  println(s"[Rename] idx of pdest in bypassCond $pdestLoc")
34499b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
34598639abbSXuan Hu    val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) :+ needVecDest(i)
34698639abbSXuan Hu    val fpCond  = io.in(i).bits.srcType.map(_ === SrcType.fp) :+ needFpDest(i)
34798639abbSXuan Hu    val intCond = io.in(i).bits.srcType.map(_ === SrcType.xp) :+ needIntDest(i)
34898639abbSXuan Hu    val target = io.in(i).bits.lsrc :+ io.in(i).bits.ldest
349deb6421eSHaojin Tang    for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
35070224bf6SYinan Xu      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
3513b739f49SXuan Hu        val indexMatch = in.bits.ldest === t
352deb6421eSHaojin Tang        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
35370224bf6SYinan Xu        indexMatch && writeMatch
35470224bf6SYinan Xu      }
35570224bf6SYinan Xu      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
35670224bf6SYinan Xu    }
35770224bf6SYinan Xu    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
35870224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
35970224bf6SYinan Xu    }
36070224bf6SYinan Xu    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
36170224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
36270224bf6SYinan Xu    }
36370224bf6SYinan Xu    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
36470224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
36570224bf6SYinan Xu    }
366a7a8a6ccSHaojin Tang    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
367a7a8a6ccSHaojin Tang      (z, next) => Mux(next._2, next._1, z)
368a7a8a6ccSHaojin Tang    }
369996aacc9SXuan Hu    io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).psrc(4)) {
3703b739f49SXuan Hu      (z, next) => Mux(next._2, next._1, z)
3713b739f49SXuan Hu    }
37270224bf6SYinan Xu    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
373fd7603d9SYinan Xu
3743b739f49SXuan Hu    // Todo: better implementation for fields reuse
375fd7603d9SYinan Xu    // For fused-lui-load, load.src(0) is replaced by the imm.
3763b739f49SXuan Hu    val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc
3773b739f49SXuan Hu    val this_is_load = io.in(i).bits.fuType === FuType.ldu.U
3783b739f49SXuan Hu    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0)
379f4dcd9fcSsinsanction    val fused_lui_load = last_is_lui && this_is_load && lui_to_load
380fd7603d9SYinan Xu    when (fused_lui_load) {
38149f433deSXuan Hu      // The first LOAD operand (base address) is replaced by LUI-imm and stored in imm
38249f433deSXuan Hu      val lui_imm = io.in(i - 1).bits.imm(ImmUnion.U.len - 1, 0)
38349f433deSXuan Hu      val ld_imm = io.in(i).bits.imm(ImmUnion.I.len - 1, 0)
38449f433deSXuan Hu      require(io.out(i).bits.imm.getWidth >= lui_imm.getWidth + ld_imm.getWidth)
3853b739f49SXuan Hu      io.out(i).bits.srcType(0) := SrcType.imm
38649f433deSXuan Hu      io.out(i).bits.imm := Cat(lui_imm, ld_imm)
387fd7603d9SYinan Xu    }
388fd7603d9SYinan Xu
389b034d3b9SLinJiawei  }
39000ad41d0SYinan Xu
391c4b56310SHaojin Tang  val genSnapshot = Cat(io.out.map(out => out.fire && out.bits.snapshot)).orR
392bb7e6e3aSxiaofeibao-xjtu  val lastCycleCreateSnpt = RegInit(false.B)
393bb7e6e3aSxiaofeibao-xjtu  lastCycleCreateSnpt := genSnapshot && !io.snptIsFull
394bb7e6e3aSxiaofeibao-xjtu  val sameSnptDistance = (RobCommitWidth * 4).U
395bb7e6e3aSxiaofeibao-xjtu  // notInSameSnpt: 1.robidxHead - snapLastEnq >= sameSnptDistance 2.no snap
396bb7e6e3aSxiaofeibao-xjtu  val notInSameSnpt = GatedValidRegNext(distanceBetween(robIdxHeadNext, io.snptLastEnq.bits) >= sameSnptDistance || !io.snptLastEnq.valid)
397bb7e6e3aSxiaofeibao-xjtu  val allowSnpt = if (EnableRenameSnapshot) notInSameSnpt && !lastCycleCreateSnpt && io.in.head.bits.firstUop else false.B
398c4b56310SHaojin Tang  io.out.zip(io.in).foreach{ case (out, in) => out.bits.snapshot := allowSnpt && (!in.bits.preDecodeInfo.notCFI || FuType.isJump(in.bits.fuType)) && in.fire }
399780712aaSxiaofeibao-xjtu  if(backendParams.debugEn){
400780712aaSxiaofeibao-xjtu    dontTouch(robIdxHeadNext)
401780712aaSxiaofeibao-xjtu    dontTouch(notInSameSnpt)
402780712aaSxiaofeibao-xjtu    dontTouch(genSnapshot)
403fa7f2c26STang Haojin  }
404fa7f2c26STang Haojin  intFreeList.io.snpt := io.snpt
405fa7f2c26STang Haojin  fpFreeList.io.snpt := io.snpt
4064eebf274Ssinsanction  vecFreeList.io.snpt := io.snpt
407c4b56310SHaojin Tang  intFreeList.io.snpt.snptEnq := genSnapshot
408c4b56310SHaojin Tang  fpFreeList.io.snpt.snptEnq := genSnapshot
4094eebf274Ssinsanction  vecFreeList.io.snpt.snptEnq := genSnapshot
410fa7f2c26STang Haojin
41100ad41d0SYinan Xu  /**
41200ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
41300ad41d0SYinan Xu    */
414780712aaSxiaofeibao-xjtu  for (i <- 0 until RabCommitWidth) {
4156b102a39SHaojin Tang    val commitValid = io.rabCommits.isCommit && io.rabCommits.commitValid(i)
4166b102a39SHaojin Tang    val walkValid = io.rabCommits.isWalk && io.rabCommits.walkValid(i)
41700ad41d0SYinan Xu
418deb6421eSHaojin Tang    // I. RAT Update
4197fa2c198SYinan Xu    // When redirect happens (mis-prediction), don't update the rename table
420deb6421eSHaojin Tang    io.intRenamePorts(i).wen  := intSpecWen(i)
4213b739f49SXuan Hu    io.intRenamePorts(i).addr := uops(i).ldest
422deb6421eSHaojin Tang    io.intRenamePorts(i).data := io.out(i).bits.pdest
4238b8e745dSYikeZhou
424deb6421eSHaojin Tang    io.fpRenamePorts(i).wen  := fpSpecWen(i)
4253b739f49SXuan Hu    io.fpRenamePorts(i).addr := uops(i).ldest
426deb6421eSHaojin Tang    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
427deb6421eSHaojin Tang
428deb6421eSHaojin Tang    io.vecRenamePorts(i).wen := vecSpecWen(i)
4293b739f49SXuan Hu    io.vecRenamePorts(i).addr := uops(i).ldest
4304eebf274Ssinsanction    io.vecRenamePorts(i).data := vecFreeList.io.allocatePhyReg(i)
431deb6421eSHaojin Tang
432deb6421eSHaojin Tang    // II. Free List Update
433dcf3a679STang Haojin    intFreeList.io.freeReq(i) := io.int_need_free(i)
434dcf3a679STang Haojin    intFreeList.io.freePhyReg(i) := RegNext(io.int_old_pdest(i))
4354eebf274Ssinsanction    fpFreeList.io.freeReq(i)  := GatedValidRegNext(commitValid && needDestRegCommit(Reg_F, io.rabCommits.info(i)))
4367042bac3Ssinsanction    fpFreeList.io.freePhyReg(i) := io.fp_old_pdest(i)
4374eebf274Ssinsanction    vecFreeList.io.freeReq(i)  := GatedValidRegNext(commitValid && needDestRegCommit(Reg_V, io.rabCommits.info(i)))
4387042bac3Ssinsanction    vecFreeList.io.freePhyReg(i) := io.vec_old_pdest(i)
4398b8e745dSYikeZhou  }
4408b8e745dSYikeZhou
4418b8e745dSYikeZhou  /*
44270224bf6SYinan Xu  Debug and performance counters
4438b8e745dSYikeZhou   */
4443b739f49SXuan Hu  def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = {
4453b739f49SXuan Hu    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " +
4463b739f49SXuan Hu      p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
4473b739f49SXuan Hu      p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
4483b739f49SXuan Hu      p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
449c61abc0cSXuan Hu      p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest}\n"
4508b8e745dSYikeZhou    )
4518b8e745dSYikeZhou  }
4528b8e745dSYikeZhou
4538b8e745dSYikeZhou  for ((x,y) <- io.in.zip(io.out)) {
4548b8e745dSYikeZhou    printRenameInfo(x, y)
4558b8e745dSYikeZhou  }
4568b8e745dSYikeZhou
45742bcc716Sxiaofeibao-xjtu  io.out.map { case x =>
45842bcc716Sxiaofeibao-xjtu    when(x.valid && x.bits.rfWen){
45942bcc716Sxiaofeibao-xjtu      assert(x.bits.ldest =/= 0.U, "rfWen cannot be 1 when Int regfile ldest is 0")
46042bcc716Sxiaofeibao-xjtu    }
46142bcc716Sxiaofeibao-xjtu  }
462d2b20d1aSTang Haojin  val debugRedirect = RegEnable(io.redirect.bits, io.redirect.valid)
463d2b20d1aSTang Haojin  // bad speculation
4646b102a39SHaojin Tang  val recStall = io.redirect.valid || io.rabCommits.isWalk
4656b102a39SHaojin Tang  val ctrlRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsCtrl, io.rabCommits.isWalk && debugRedirect.debugIsCtrl)
4666b102a39SHaojin Tang  val mvioRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsMemVio, io.rabCommits.isWalk && debugRedirect.debugIsMemVio)
467d2b20d1aSTang Haojin  val otherRecStall = recStall && !(ctrlRecStall || mvioRecStall)
468d2b20d1aSTang Haojin  XSPerfAccumulate("recovery_stall", recStall)
469d2b20d1aSTang Haojin  XSPerfAccumulate("control_recovery_stall", ctrlRecStall)
470d2b20d1aSTang Haojin  XSPerfAccumulate("mem_violation_recovery_stall", mvioRecStall)
471d2b20d1aSTang Haojin  XSPerfAccumulate("other_recovery_stall", otherRecStall)
472d2b20d1aSTang Haojin  // freelist stall
473d2b20d1aSTang Haojin  val notRecStall = !io.out.head.valid && !recStall
474a63155a6SXuan Hu  val intFlStall = notRecStall && inHeadValid && !intFreeList.io.canAllocate
4754eebf274Ssinsanction  val fpFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && !fpFreeList.io.canAllocate
4764eebf274Ssinsanction  val vecFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !vecFreeList.io.canAllocate
477d2b20d1aSTang Haojin  // other stall
4784eebf274Ssinsanction  val otherStall = notRecStall && !intFlStall && !fpFlStall && !vecFlStall
479d2b20d1aSTang Haojin
480d2b20d1aSTang Haojin  io.stallReason.in.backReason.valid := io.stallReason.out.backReason.valid || !io.in.head.ready
481d2b20d1aSTang Haojin  io.stallReason.in.backReason.bits := Mux(io.stallReason.out.backReason.valid, io.stallReason.out.backReason.bits,
482d2b20d1aSTang Haojin    MuxCase(TopDownCounters.OtherCoreStall.id.U, Seq(
483d2b20d1aSTang Haojin      ctrlRecStall  -> TopDownCounters.ControlRecoveryStall.id.U,
484d2b20d1aSTang Haojin      mvioRecStall  -> TopDownCounters.MemVioRecoveryStall.id.U,
485d2b20d1aSTang Haojin      otherRecStall -> TopDownCounters.OtherRecoveryStall.id.U,
486d2b20d1aSTang Haojin      intFlStall    -> TopDownCounters.IntFlStall.id.U,
4874eebf274Ssinsanction      fpFlStall     -> TopDownCounters.FpFlStall.id.U,
4884eebf274Ssinsanction      vecFlStall    -> TopDownCounters.VecFlStall.id.U,
489d2b20d1aSTang Haojin    )
490d2b20d1aSTang Haojin  ))
491d2b20d1aSTang Haojin  io.stallReason.out.reason.zip(io.stallReason.in.reason).zip(io.in.map(_.valid)).foreach { case ((out, in), valid) =>
4920adf86dcSHaojin Tang    out := Mux(io.stallReason.in.backReason.valid, io.stallReason.in.backReason.bits, in)
493d2b20d1aSTang Haojin  }
494d2b20d1aSTang Haojin
4956b102a39SHaojin Tang  XSDebug(io.rabCommits.isWalk, p"Walk Recovery Enabled\n")
4966b102a39SHaojin Tang  XSDebug(io.rabCommits.isWalk, p"validVec:${Binary(io.rabCommits.walkValid.asUInt)}\n")
497780712aaSxiaofeibao-xjtu  for (i <- 0 until RabCommitWidth) {
4986b102a39SHaojin Tang    val info = io.rabCommits.info(i)
4996b102a39SHaojin Tang    XSDebug(io.rabCommits.isWalk && io.rabCommits.walkValid(i), p"[#$i walk info] " +
500c61abc0cSXuan Hu      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}")
5018b8e745dSYikeZhou  }
5028b8e745dSYikeZhou
5038b8e745dSYikeZhou  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
5048b8e745dSYikeZhou
505a63155a6SXuan Hu  XSPerfAccumulate("in_valid_count", PopCount(io.in.map(_.valid)))
506a63155a6SXuan Hu  XSPerfAccumulate("in_fire_count", PopCount(io.in.map(_.fire)))
507a63155a6SXuan Hu  XSPerfAccumulate("in_valid_not_ready_count", PopCount(io.in.map(x => x.valid && !x.ready)))
508*6374b1d6SXuan Hu  XSPerfAccumulate("wait_cycle", !io.in.head.valid && dispatchCanAcc)
5095eb4af5bSYikeZhou
510a63155a6SXuan Hu  // These stall reasons could overlap each other, but we configure the priority as fellows.
511a63155a6SXuan Hu  // walk stall > dispatch stall > int freelist stall > fp freelist stall
512a63155a6SXuan Hu  private val inHeadStall = io.in.head match { case x => x.valid && !x.ready }
5136b102a39SHaojin Tang  private val stallForWalk      = inHeadValid &&  io.rabCommits.isWalk
514*6374b1d6SXuan Hu  private val stallForDispatch  = inHeadValid && !io.rabCommits.isWalk && !dispatchCanAcc
515*6374b1d6SXuan Hu  private val stallForIntFL     = inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc && !intFreeList.io.canAllocate
516*6374b1d6SXuan Hu  private val stallForFpFL      = inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc &&  intFreeList.io.canAllocate && vecFreeList.io.canAllocate && !fpFreeList.io.canAllocate
517*6374b1d6SXuan Hu  private val stallForVecFL     = inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc &&  intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !vecFreeList.io.canAllocate
518a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle",          inHeadStall)
519a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_walk",     stallForWalk)
520a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_dispatch", stallForDispatch)
521a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_int",      stallForIntFL)
522a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_fp",       stallForFpFL)
5234eebf274Ssinsanction  XSPerfAccumulate("stall_cycle_vec",      stallForVecFL)
524a63155a6SXuan Hu
525a63155a6SXuan Hu  XSPerfHistogram("in_valid_range",  PopCount(io.in.map(_.valid)),  true.B, 0, DecodeWidth + 1, 1)
526a63155a6SXuan Hu  XSPerfHistogram("in_fire_range",   PopCount(io.in.map(_.fire)),   true.B, 0, DecodeWidth + 1, 1)
527a63155a6SXuan Hu  XSPerfHistogram("out_valid_range", PopCount(io.out.map(_.valid)), true.B, 0, DecodeWidth + 1, 1)
528a63155a6SXuan Hu  XSPerfHistogram("out_fire_range",  PopCount(io.out.map(_.fire)),  true.B, 0, DecodeWidth + 1, 1)
529d8aa3d57SbugGenerator
5303b739f49SXuan Hu  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove)))
5313b739f49SXuan Hu  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm)
532fd7603d9SYinan Xu  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
533cd365d4cSrvcoresjw
5341ca0e4f3SYinan Xu  val renamePerf = Seq(
535cd365d4cSrvcoresjw    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
536cd365d4cSrvcoresjw    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
537a63155a6SXuan Hu    ("rename_stall               ", inHeadStall),
5386b102a39SHaojin Tang    ("rename_stall_cycle_walk    ", inHeadValid &&  io.rabCommits.isWalk),
539*6374b1d6SXuan Hu    ("rename_stall_cycle_dispatch", inHeadValid && !io.rabCommits.isWalk && !dispatchCanAcc),
540*6374b1d6SXuan Hu    ("rename_stall_cycle_int     ", inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc && !intFreeList.io.canAllocate),
541*6374b1d6SXuan Hu    ("rename_stall_cycle_fp      ", inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc && intFreeList.io.canAllocate && vecFreeList.io.canAllocate && !fpFreeList.io.canAllocate),
542*6374b1d6SXuan Hu    ("rename_stall_cycle_vec     ", inHeadValid && !io.rabCommits.isWalk &&  dispatchCanAcc && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !vecFreeList.io.canAllocate),
543cd365d4cSrvcoresjw  )
5441ca0e4f3SYinan Xu  val intFlPerf = intFreeList.getPerfEvents
5451ca0e4f3SYinan Xu  val fpFlPerf = fpFreeList.getPerfEvents
5464eebf274Ssinsanction  val vecFlPerf = vecFreeList.getPerfEvents
5474eebf274Ssinsanction  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf ++ vecFlPerf
5481ca0e4f3SYinan Xu  generatePerfEvent()
5495eb4af5bSYikeZhou}
550