1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 175844fcf0SLinJiaweipackage xiangshan.backend.rename 185844fcf0SLinJiawei 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 205844fcf0SLinJiaweiimport chisel3._ 215844fcf0SLinJiaweiimport chisel3.util._ 225844fcf0SLinJiaweiimport xiangshan._ 237cef916fSYinan Xuimport utils._ 24a0db5a4bSYinan Xuimport xiangshan.backend.decode.{FusionDecodeInfo, Imm_I, Imm_LUI_LOAD, Imm_U} 259aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 2670224bf6SYinan Xuimport xiangshan.backend.rename.freelist._ 27980c1bc3SWilliam Wangimport xiangshan.mem.mdp._ 2899b8dc2cSYinan Xu 29ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents { 305844fcf0SLinJiawei val io = IO(new Bundle() { 315844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 32ccfddc82SHaojin Tang val robCommits = Input(new RobCommitIO) 337fa2c198SYinan Xu // from decode 349a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 35a0db5a4bSYinan Xu val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo)) 36980c1bc3SWilliam Wang // ssit read result 37980c1bc3SWilliam Wang val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry))) 38980c1bc3SWilliam Wang // waittable read result 39980c1bc3SWilliam Wang val waittable = Flipped(Vec(RenameWidth, Output(Bool()))) 407fa2c198SYinan Xu // to rename table 417fa2c198SYinan Xu val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W)))) 427fa2c198SYinan Xu val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W)))) 43a7a8a6ccSHaojin Tang val vecReadPorts = Vec(RenameWidth, Vec(5, Input(UInt(PhyRegIdxWidth.W)))) 447fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 457fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 46deb6421eSHaojin Tang val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort)) 4757c4f8d6SLinJiawei // to dispatch1 489a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 49ccfddc82SHaojin Tang // debug arch ports 50ccfddc82SHaojin Tang val debug_int_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W))) 51ccfddc82SHaojin Tang val debug_fp_rat = Vec(32, Input(UInt(PhyRegIdxWidth.W))) 525844fcf0SLinJiawei }) 53b034d3b9SLinJiawei 548b8e745dSYikeZhou // create free list and rat 55459d1caeSYinan Xu val intFreeList = Module(new MEFreeList(NRPhyRegs)) 56459d1caeSYinan Xu val intRefCounter = Module(new RefCounter(NRPhyRegs)) 57*4bc8d977SZhangZifei val fpFreeList = Module(new StdFreeList(NRPhyRegs - 64)) 588b8e745dSYikeZhou 59ccfddc82SHaojin Tang intRefCounter.io.commit <> io.robCommits 60ccfddc82SHaojin Tang intRefCounter.io.redirect := io.redirect.valid 61ccfddc82SHaojin Tang intRefCounter.io.debug_int_rat <> io.debug_int_rat 62ccfddc82SHaojin Tang intFreeList.io.commit <> io.robCommits 63ccfddc82SHaojin Tang intFreeList.io.debug_rat <> io.debug_int_rat 64ccfddc82SHaojin Tang fpFreeList.io.commit <> io.robCommits 65ccfddc82SHaojin Tang fpFreeList.io.debug_rat <> io.debug_fp_rat 66ccfddc82SHaojin Tang 679aca92b9SYinan Xu // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob) 68deb6421eSHaojin Tang // fp and vec share `fpFreeList` 69deb6421eSHaojin Tang def needDestReg[T <: CfCtrl](int: Boolean, x: T): Bool = { 70deb6421eSHaojin Tang if (int) x.ctrl.rfWen && x.ctrl.ldest =/= 0.U else x.ctrl.fpWen || x.ctrl.vecWen 71b034d3b9SLinJiawei } 72deb6421eSHaojin Tang def needDestReg[T <: CfCtrl](reg_t: RegType, x: T): Bool = reg_t match { 73deb6421eSHaojin Tang case Reg_I => x.ctrl.rfWen && x.ctrl.ldest =/= 0.U 74deb6421eSHaojin Tang case Reg_F => x.ctrl.fpWen 75deb6421eSHaojin Tang case Reg_V => x.ctrl.vecWen 76fe6452fcSYinan Xu } 77deb6421eSHaojin Tang def needDestRegCommit[T <: RobCommitInfo](int: Boolean, x: T): Bool = { 78deb6421eSHaojin Tang if (int) x.rfWen else x.fpWen || x.vecWen 79deb6421eSHaojin Tang } 80deb6421eSHaojin Tang def needDestRegWalk[T <: RobCommitInfo](int: Boolean, x: T): Bool = { 81deb6421eSHaojin Tang if(int) x.rfWen && x.ldest =/= 0.U else x.fpWen || x.vecWen 82ccfddc82SHaojin Tang } 838b8e745dSYikeZhou 84f4b2089aSYinan Xu // connect [redirect + walk] ports for __float point__ & __integer__ free list 85deb6421eSHaojin Tang Seq(fpFreeList, intFreeList).foreach { case fl => 8670224bf6SYinan Xu fl.io.redirect := io.redirect.valid 8770224bf6SYinan Xu fl.io.walk := io.robCommits.isWalk 884efb89cbSYikeZhou } 895eb4af5bSYikeZhou // only when both fp and int free list and dispatch1 has enough space can we do allocation 90ccfddc82SHaojin Tang // when isWalk, freelist can definitely allocate 91ccfddc82SHaojin Tang intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk 92ccfddc82SHaojin Tang fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out(0).ready || io.robCommits.isWalk 935eb4af5bSYikeZhou 945eb4af5bSYikeZhou // dispatch1 ready ++ float point free list ready ++ int free list ready ++ not walk 9570224bf6SYinan Xu val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk 965eb4af5bSYikeZhou 97b034d3b9SLinJiawei 989aca92b9SYinan Xu // speculatively assign the instruction with an robIdx 999aca92b9SYinan Xu val validCount = PopCount(io.in.map(_.valid)) // number of instructions waiting to enter rob (from decode) 1009aca92b9SYinan Xu val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr)) 1018f77f081SYinan Xu val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 102f4b2089aSYinan Xu val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index 1039aca92b9SYinan Xu Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself 1049aca92b9SYinan Xu Mux(canOut, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx 105f4b2089aSYinan Xu /* default */ robIdxHead))) // no instructions passed by this cycle: stick to old value 1069aca92b9SYinan Xu robIdxHead := robIdxHeadNext 107588ceab5SYinan Xu 10800ad41d0SYinan Xu /** 10900ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 11000ad41d0SYinan Xu */ 111b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 112b034d3b9SLinJiawei uops.foreach( uop => { 113a7a8a6ccSHaojin Tang uop.srcState := DontCare 1149aca92b9SYinan Xu uop.robIdx := DontCare 1157cef916fSYinan Xu uop.debugInfo := DontCare 116bc86598fSWilliam Wang uop.lqIdx := DontCare 117bc86598fSWilliam Wang uop.sqIdx := DontCare 118b034d3b9SLinJiawei }) 119b034d3b9SLinJiawei 120ccfddc82SHaojin Tang require(RenameWidth >= CommitWidth) 121deb6421eSHaojin Tang val needVecDest = Wire(Vec(RenameWidth, Bool())) 12299b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 12399b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 124deb6421eSHaojin Tang val needNotIntDest = Wire(Vec(RenameWidth, Bool())) 125b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 1268b8e745dSYikeZhou 1278b8e745dSYikeZhou val isMove = io.in.map(_.bits.ctrl.isMove) 1288b8e745dSYikeZhou 129deb6421eSHaojin Tang val walkNeedNotIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 130ccfddc82SHaojin Tang val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 131ccfddc82SHaojin Tang val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 132ccfddc82SHaojin Tang 1338b8e745dSYikeZhou val intSpecWen = Wire(Vec(RenameWidth, Bool())) 1348b8e745dSYikeZhou val fpSpecWen = Wire(Vec(RenameWidth, Bool())) 135deb6421eSHaojin Tang val vecSpecWen = Wire(Vec(RenameWidth, Bool())) 1368b8e745dSYikeZhou 137ccfddc82SHaojin Tang val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B))) 138ccfddc82SHaojin Tang 139ccfddc82SHaojin Tang val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W))) 140ccfddc82SHaojin Tang 1418b8e745dSYikeZhou // uop calculation 142b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 143b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 144b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 145b034d3b9SLinJiawei 146980c1bc3SWilliam Wang // update cf according to ssit result 147980c1bc3SWilliam Wang uops(i).cf.storeSetHit := io.ssit(i).valid 148980c1bc3SWilliam Wang uops(i).cf.loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid 149980c1bc3SWilliam Wang uops(i).cf.ssid := io.ssit(i).ssid 150980c1bc3SWilliam Wang 151980c1bc3SWilliam Wang // update cf according to waittable result 152980c1bc3SWilliam Wang uops(i).cf.loadWaitBit := io.waittable(i) 153980c1bc3SWilliam Wang 154deb6421eSHaojin Tang // alloc a new phy reg, fp and vec share the `fpFreeList` 155deb6421eSHaojin Tang needVecDest (i) := io.in(i).valid && needDestReg(Reg_V, io.in(i).bits) 156deb6421eSHaojin Tang needFpDest (i) := io.in(i).valid && needDestReg(Reg_F, io.in(i).bits) 157deb6421eSHaojin Tang needIntDest (i) := io.in(i).valid && needDestReg(Reg_I, io.in(i).bits) 158deb6421eSHaojin Tang needNotIntDest(i) := io.in(i).valid && needDestReg(int = false, io.in(i).bits) 159ccfddc82SHaojin Tang if (i < CommitWidth) { 160deb6421eSHaojin Tang walkNeedNotIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(int = false, io.robCommits.info(i)) 161deb6421eSHaojin Tang walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(int = true, io.robCommits.info(i)) 162ccfddc82SHaojin Tang walkIsMove(i) := io.robCommits.info(i).isMove 163ccfddc82SHaojin Tang } 164deb6421eSHaojin Tang fpFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedNotIntDest(i), needNotIntDest(i)) 165ccfddc82SHaojin Tang intFreeList.io.allocateReq(i) := Mux(io.robCommits.isWalk, walkNeedIntDest(i) && !walkIsMove(i), needIntDest(i) && !isMove(i)) 1662438f9ebSYinan Xu 1678b8e745dSYikeZhou // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready 168b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 16958e06390SLinJiawei 1709aca92b9SYinan Xu uops(i).robIdx := robIdxHead + PopCount(io.in.take(i).map(_.valid)) 171588ceab5SYinan Xu 172deb6421eSHaojin Tang uops(i).psrc(0) := Mux1H(uops(i).ctrl.srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0))) 173deb6421eSHaojin Tang uops(i).psrc(1) := Mux1H(uops(i).ctrl.srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1))) 174a0db5a4bSYinan Xu // int psrc2 should be bypassed from next instruction if it is fused 175a0db5a4bSYinan Xu if (i < RenameWidth - 1) { 176a0db5a4bSYinan Xu when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) { 177a0db5a4bSYinan Xu uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0)) 178a0db5a4bSYinan Xu }.elsewhen(io.fusionInfo(i).rs2FromZero) { 179a0db5a4bSYinan Xu uops(i).psrc(1) := 0.U 180a0db5a4bSYinan Xu } 181a0db5a4bSYinan Xu } 182deb6421eSHaojin Tang uops(i).psrc(2) := Mux1H(uops(i).ctrl.srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2))) 183a7a8a6ccSHaojin Tang uops(i).psrc(3) := io.vecReadPorts(i)(3) 184deb6421eSHaojin Tang uops(i).old_pdest := Mux1H(Seq( 185deb6421eSHaojin Tang uops(i).ctrl.rfWen -> io.intReadPorts(i).last, 186deb6421eSHaojin Tang uops(i).ctrl.fpWen -> io.fpReadPorts (i).last, 187deb6421eSHaojin Tang uops(i).ctrl.vecWen -> io.vecReadPorts(i).last 188deb6421eSHaojin Tang )) 18970224bf6SYinan Xu uops(i).eliminatedMove := isMove(i) 1908b8e745dSYikeZhou 1918b8e745dSYikeZhou // update pdest 19270224bf6SYinan Xu uops(i).pdest := Mux(needIntDest(i), intFreeList.io.allocatePhyReg(i), // normal int inst 19370224bf6SYinan Xu // normal fp inst 194deb6421eSHaojin Tang Mux(needNotIntDest(i), fpFreeList.io.allocatePhyReg(i), 19570224bf6SYinan Xu /* default */0.U)) 1968b8e745dSYikeZhou 197ebb8ebf8SYinan Xu // Assign performance counters 198ebb8ebf8SYinan Xu uops(i).debugInfo.renameTime := GTimer() 199ebb8ebf8SYinan Xu 20070224bf6SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk 201ebb8ebf8SYinan Xu io.out(i).bits := uops(i) 202f025d715SYinan Xu // dirty code for fence. The lsrc is passed by imm. 203a020ce37SYinan Xu when (io.out(i).bits.ctrl.fuType === FuType.fence) { 204a020ce37SYinan Xu io.out(i).bits.ctrl.imm := Cat(io.in(i).bits.ctrl.lsrc(1), io.in(i).bits.ctrl.lsrc(0)) 205a020ce37SYinan Xu } 206f025d715SYinan Xu // dirty code for SoftPrefetch (prefetch.r/prefetch.w) 207f025d715SYinan Xu when (io.in(i).bits.ctrl.isSoftPrefetch) { 208f025d715SYinan Xu io.out(i).bits.ctrl.fuType := FuType.ldu 209f025d715SYinan Xu io.out(i).bits.ctrl.fuOpType := Mux(io.in(i).bits.ctrl.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w) 210f025d715SYinan Xu io.out(i).bits.ctrl.selImm := SelImm.IMM_S 211f025d715SYinan Xu io.out(i).bits.ctrl.imm := Cat(io.in(i).bits.ctrl.imm(io.in(i).bits.ctrl.imm.getWidth - 1, 5), 0.U(5.W)) 212f025d715SYinan Xu } 213ebb8ebf8SYinan Xu 2148b8e745dSYikeZhou // write speculative rename table 21539d3280eSYikeZhou // we update rat later inside commit code 21670224bf6SYinan Xu intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 21770224bf6SYinan Xu fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 218deb6421eSHaojin Tang vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid 21970224bf6SYinan Xu 220ccfddc82SHaojin Tang if (i < CommitWidth) { 221ccfddc82SHaojin Tang walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid 222ccfddc82SHaojin Tang walkPdest(i) := io.robCommits.info(i).pdest 223ccfddc82SHaojin Tang } else { 224ccfddc82SHaojin Tang walkPdest(i) := io.out(i).bits.pdest 225ccfddc82SHaojin Tang } 226ccfddc82SHaojin Tang 227ccfddc82SHaojin Tang intRefCounter.io.allocate(i).valid := Mux(io.robCommits.isWalk, walkIntSpecWen(i), intSpecWen(i)) 228ccfddc82SHaojin Tang intRefCounter.io.allocate(i).bits := Mux(io.robCommits.isWalk, walkPdest(i), io.out(i).bits.pdest) 229b034d3b9SLinJiawei } 230b034d3b9SLinJiawei 23170224bf6SYinan Xu /** 23270224bf6SYinan Xu * How to set psrc: 23370224bf6SYinan Xu * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc 23470224bf6SYinan Xu * - default: psrc from RAT 23570224bf6SYinan Xu * How to set pdest: 23670224bf6SYinan Xu * - Mux(isMove, psrc, pdest_from_freelist). 23770224bf6SYinan Xu * 23870224bf6SYinan Xu * The critical path of rename lies here: 23970224bf6SYinan Xu * When move elimination is enabled, we need to update the rat with psrc. 24070224bf6SYinan Xu * However, psrc maybe comes from previous instructions' pdest, which comes from freelist. 24170224bf6SYinan Xu * 24270224bf6SYinan Xu * If we expand these logic for pdest(N): 24370224bf6SYinan Xu * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N)) 24470224bf6SYinan Xu * = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1), 24570224bf6SYinan Xu * Mux(bypass(N, N - 2), pdest(N - 2), 24670224bf6SYinan Xu * ... 24770224bf6SYinan Xu * Mux(bypass(N, 0), pdest(0), 24870224bf6SYinan Xu * rat_out(N))...)), 24970224bf6SYinan Xu * freelist_out(N)) 25070224bf6SYinan Xu */ 25170224bf6SYinan Xu // a simple functional model for now 25270224bf6SYinan Xu io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest) 253a7a8a6ccSHaojin Tang val bypassCond = Wire(Vec(5, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))))) 25499b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 255deb6421eSHaojin Tang val vecCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.vp) :+ needVecDest(i) 25670224bf6SYinan Xu val fpCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.fp) :+ needFpDest(i) 25770224bf6SYinan Xu val intCond = io.in(i).bits.ctrl.srcType.map(_ === SrcType.reg) :+ needIntDest(i) 25870224bf6SYinan Xu val target = io.in(i).bits.ctrl.lsrc :+ io.in(i).bits.ctrl.ldest 259deb6421eSHaojin Tang for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) { 26070224bf6SYinan Xu val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) => 26170224bf6SYinan Xu val indexMatch = in.bits.ctrl.ldest === t 262deb6421eSHaojin Tang val writeMatch = cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j) 26370224bf6SYinan Xu indexMatch && writeMatch 26470224bf6SYinan Xu } 26570224bf6SYinan Xu bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt 26670224bf6SYinan Xu } 26770224bf6SYinan Xu io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) { 26870224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 26970224bf6SYinan Xu } 27070224bf6SYinan Xu io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) { 27170224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 27270224bf6SYinan Xu } 27370224bf6SYinan Xu io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) { 27470224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 27570224bf6SYinan Xu } 276a7a8a6ccSHaojin Tang io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) { 277a7a8a6ccSHaojin Tang (z, next) => Mux(next._2, next._1, z) 278a7a8a6ccSHaojin Tang } 279a7a8a6ccSHaojin Tang io.out(i).bits.old_pdest := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).old_pdest) { 28070224bf6SYinan Xu (z, next) => Mux(next._2, next._1, z) 28170224bf6SYinan Xu } 28270224bf6SYinan Xu io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest) 283fd7603d9SYinan Xu 284fd7603d9SYinan Xu // For fused-lui-load, load.src(0) is replaced by the imm. 285fd7603d9SYinan Xu val last_is_lui = io.in(i - 1).bits.ctrl.selImm === SelImm.IMM_U && io.in(i - 1).bits.ctrl.srcType(0) =/= SrcType.pc 286f025d715SYinan Xu val this_is_load = io.in(i).bits.ctrl.fuType === FuType.ldu 28789c0fb0aSYinan Xu val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc(0) 288fd7603d9SYinan Xu val fused_lui_load = last_is_lui && this_is_load && lui_to_load 289fd7603d9SYinan Xu when (fused_lui_load) { 290fd7603d9SYinan Xu // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm} 291fd7603d9SYinan Xu val lui_imm = io.in(i - 1).bits.ctrl.imm 292fd7603d9SYinan Xu val ld_imm = io.in(i).bits.ctrl.imm 293fd7603d9SYinan Xu io.out(i).bits.ctrl.srcType(0) := SrcType.imm 294fd7603d9SYinan Xu io.out(i).bits.ctrl.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm) 295fd7603d9SYinan Xu val psrcWidth = uops(i).psrc.head.getWidth 296fd7603d9SYinan Xu val lui_imm_in_imm = uops(i).ctrl.imm.getWidth - Imm_I().len 297fd7603d9SYinan Xu val left_lui_imm = Imm_U().len - lui_imm_in_imm 298fd7603d9SYinan Xu require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc") 299fd7603d9SYinan Xu io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm) 300fd7603d9SYinan Xu io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth) 301fd7603d9SYinan Xu } 302fd7603d9SYinan Xu 303b034d3b9SLinJiawei } 30400ad41d0SYinan Xu 30500ad41d0SYinan Xu /** 30600ad41d0SYinan Xu * Instructions commit: update freelist and rename table 30700ad41d0SYinan Xu */ 30800ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 3096474c47fSYinan Xu val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i) 3106474c47fSYinan Xu val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i) 31100ad41d0SYinan Xu 312deb6421eSHaojin Tang // I. RAT Update 3137fa2c198SYinan Xu // When redirect happens (mis-prediction), don't update the rename table 314deb6421eSHaojin Tang io.intRenamePorts(i).wen := intSpecWen(i) 315deb6421eSHaojin Tang io.intRenamePorts(i).addr := uops(i).ctrl.ldest 316deb6421eSHaojin Tang io.intRenamePorts(i).data := io.out(i).bits.pdest 3178b8e745dSYikeZhou 318deb6421eSHaojin Tang io.fpRenamePorts(i).wen := fpSpecWen(i) 319deb6421eSHaojin Tang io.fpRenamePorts(i).addr := uops(i).ctrl.ldest 320deb6421eSHaojin Tang io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i) 321deb6421eSHaojin Tang 322deb6421eSHaojin Tang io.vecRenamePorts(i).wen := vecSpecWen(i) 323deb6421eSHaojin Tang io.vecRenamePorts(i).addr := uops(i).ctrl.ldest 324deb6421eSHaojin Tang io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i) 325deb6421eSHaojin Tang 326deb6421eSHaojin Tang // II. Free List Update 32770224bf6SYinan Xu intFreeList.io.freeReq(i) := intRefCounter.io.freeRegs(i).valid 32870224bf6SYinan Xu intFreeList.io.freePhyReg(i) := intRefCounter.io.freeRegs(i).bits 329deb6421eSHaojin Tang fpFreeList.io.freeReq(i) := commitValid && needDestRegCommit(int = false, io.robCommits.info(i)) 330deb6421eSHaojin Tang fpFreeList.io.freePhyReg(i) := io.robCommits.info(i).old_pdest 331deb6421eSHaojin Tang 332deb6421eSHaojin Tang intRefCounter.io.deallocate(i).valid := commitValid && needDestRegCommit(int = true, io.robCommits.info(i)) && !io.robCommits.isWalk 333ccfddc82SHaojin Tang intRefCounter.io.deallocate(i).bits := io.robCommits.info(i).old_pdest 334ccfddc82SHaojin Tang } 3356474c47fSYinan Xu 336ccfddc82SHaojin Tang when(io.robCommits.isWalk) { 337ccfddc82SHaojin Tang (intFreeList.io.allocateReq zip intFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach { 338ccfddc82SHaojin Tang case ((reqValid, allocReg), commitInfo) => when(reqValid) { 339ccfddc82SHaojin Tang XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n") 340ccfddc82SHaojin Tang } 341ccfddc82SHaojin Tang } 342ccfddc82SHaojin Tang (fpFreeList.io.allocateReq zip fpFreeList.io.allocatePhyReg).take(CommitWidth) zip io.robCommits.info foreach { 343ccfddc82SHaojin Tang case ((reqValid, allocReg), commitInfo) => when(reqValid) { 344ccfddc82SHaojin Tang XSError(allocReg =/= commitInfo.pdest, "walk alloc reg =/= rob reg\n") 345ccfddc82SHaojin Tang } 346ccfddc82SHaojin Tang } 3478b8e745dSYikeZhou } 3488b8e745dSYikeZhou 3498b8e745dSYikeZhou /* 35070224bf6SYinan Xu Debug and performance counters 3518b8e745dSYikeZhou */ 3528b8e745dSYikeZhou def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 35370224bf6SYinan Xu XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.cf.pc)} in(${in.valid},${in.ready}) " + 3548b8e745dSYikeZhou p"lsrc(0):${in.bits.ctrl.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " + 3558b8e745dSYikeZhou p"lsrc(1):${in.bits.ctrl.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " + 3568b8e745dSYikeZhou p"lsrc(2):${in.bits.ctrl.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " + 357a7a8a6ccSHaojin Tang p"lsrc(3):${in.bits.ctrl.lsrc(3)} -> psrc(3):${out.bits.psrc(3)} " + 3588b8e745dSYikeZhou p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 35970224bf6SYinan Xu p"old_pdest:${out.bits.old_pdest}\n" 3608b8e745dSYikeZhou ) 3618b8e745dSYikeZhou } 3628b8e745dSYikeZhou 3638b8e745dSYikeZhou for ((x,y) <- io.in.zip(io.out)) { 3648b8e745dSYikeZhou printRenameInfo(x, y) 3658b8e745dSYikeZhou } 3668b8e745dSYikeZhou 3679aca92b9SYinan Xu XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n") 3686474c47fSYinan Xu XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n") 3698b8e745dSYikeZhou for (i <- 0 until CommitWidth) { 3709aca92b9SYinan Xu val info = io.robCommits.info(i) 3716474c47fSYinan Xu XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " + 372deb6421eSHaojin Tang p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}" + 3738b8e745dSYikeZhou p"pdest:${info.pdest} old_pdest:${info.old_pdest}\n") 3748b8e745dSYikeZhou } 3758b8e745dSYikeZhou 3768b8e745dSYikeZhou XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n") 3778b8e745dSYikeZhou 378408a32b7SAllen XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 379408a32b7SAllen XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 380408a32b7SAllen XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 38170224bf6SYinan Xu XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 38270224bf6SYinan Xu XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk) 38370224bf6SYinan Xu XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk) 38470224bf6SYinan Xu XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk) 385eb163ef0SHaojin Tang XSPerfAccumulate("recovery_bubbles", PopCount(io.in.map(_.valid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk))) 3865eb4af5bSYikeZhou 387f025d715SYinan Xu XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.ctrl.isMove))) 388f025d715SYinan Xu val is_fused_lui_load = io.out.map(o => o.fire && o.bits.ctrl.fuType === FuType.ldu && o.bits.ctrl.srcType(0) === SrcType.imm) 389fd7603d9SYinan Xu XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load)) 390cd365d4cSrvcoresjw 3911ca0e4f3SYinan Xu val renamePerf = Seq( 392cd365d4cSrvcoresjw ("rename_in ", PopCount(io.in.map(_.valid & io.in(0).ready )) ), 393cd365d4cSrvcoresjw ("rename_waitinstr ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready)) ), 394cd365d4cSrvcoresjw ("rename_stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk), 395cd365d4cSrvcoresjw ("rename_stall_cycle_fp ", hasValid && io.out(0).ready && !fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk), 396cd365d4cSrvcoresjw ("rename_stall_cycle_int ", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && !intFreeList.io.canAllocate && !io.robCommits.isWalk), 3971ca0e4f3SYinan Xu ("rename_stall_cycle_walk ", hasValid && io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && io.robCommits.isWalk) 398cd365d4cSrvcoresjw ) 3991ca0e4f3SYinan Xu val intFlPerf = intFreeList.getPerfEvents 4001ca0e4f3SYinan Xu val fpFlPerf = fpFreeList.getPerfEvents 4011ca0e4f3SYinan Xu val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf 4021ca0e4f3SYinan Xu generatePerfEvent() 4035eb4af5bSYikeZhou} 404