15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 6b9fd1892SLinJiaweiimport utils.{ParallelOR, XSInfo} 75844fcf0SLinJiawei 8b034d3b9SLinJiaweiclass Rename extends XSModule { 95844fcf0SLinJiawei val io = IO(new Bundle() { 105844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 115844fcf0SLinJiawei val roqCommits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) 126624015fSLinJiawei val wbIntResults = Vec(NRIntWritePorts, Flipped(ValidIO(new ExuOutput))) 136624015fSLinJiawei val wbFpResults = Vec(NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 146624015fSLinJiawei val intRfReadAddr = Vec(NRIntReadPorts + NRMemReadPorts, Input(UInt(PhyRegIdxWidth.W))) 156624015fSLinJiawei val fpRfReadAddr = Vec(NRFpReadPorts, Input(UInt(PhyRegIdxWidth.W))) 166624015fSLinJiawei val intPregRdy = Vec(NRIntReadPorts + NRMemReadPorts, Output(Bool())) 176624015fSLinJiawei val fpPregRdy = Vec(NRFpReadPorts, Output(Bool())) 1857c4f8d6SLinJiawei // from decode buffer 199a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2057c4f8d6SLinJiawei // to dispatch1 219a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 225844fcf0SLinJiawei }) 23b034d3b9SLinJiawei 242dcb2daaSLinJiawei val isWalk = ParallelOR(io.roqCommits.map(x => x.valid && x.bits.isWalk)).asBool() 252dcb2daaSLinJiawei 262e9d39e0SLinJiawei val debug_exception = io.redirect.valid && io.redirect.bits.isException 272dcb2daaSLinJiawei val debug_walk = isWalk 282e9d39e0SLinJiawei val debug_norm = !(debug_exception || debug_walk) 292e9d39e0SLinJiawei 302e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 312e9d39e0SLinJiawei XSInfo( 32ff88c304SYinan Xu debug_norm && in.valid && in.ready, 3358e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 342e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 352e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 362e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 372e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 38c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 3958e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 402e9d39e0SLinJiawei ) 412e9d39e0SLinJiawei } 422e9d39e0SLinJiawei 432e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 442e9d39e0SLinJiawei printRenameInfo(x, y) 452e9d39e0SLinJiawei } 462e9d39e0SLinJiawei 47b034d3b9SLinJiawei val fpFreeList, intFreeList = Module(new FreeList).io 48b034d3b9SLinJiawei val fpRat = Module(new RenameTable(float = true)).io 49b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 506624015fSLinJiawei val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts + CommitWidth)).io 516624015fSLinJiawei val intBusyTable = Module(new BusyTable(NRIntReadPorts+NRMemReadPorts, NRIntWritePorts + CommitWidth)).io 52b034d3b9SLinJiawei 533449c769SLinJiawei fpFreeList.redirect := io.redirect 54b034d3b9SLinJiawei intFreeList.redirect := io.redirect 55b034d3b9SLinJiawei 56b034d3b9SLinJiawei val flush = io.redirect.valid && io.redirect.bits.isException 57b034d3b9SLinJiawei fpRat.flush := flush 58b034d3b9SLinJiawei intRat.flush := flush 59b034d3b9SLinJiawei fpBusyTable.flush := flush 60b034d3b9SLinJiawei intBusyTable.flush := flush 61b034d3b9SLinJiawei 62b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 63b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 64b034d3b9SLinJiawei } 65b034d3b9SLinJiawei 66b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 67b034d3b9SLinJiawei 68b034d3b9SLinJiawei uops.foreach( uop => { 690e9eef65SYinan Xu// uop.brMask := DontCare 700e9eef65SYinan Xu// uop.brTag := DontCare 71b034d3b9SLinJiawei uop.src1State := DontCare 72b034d3b9SLinJiawei uop.src2State := DontCare 73b034d3b9SLinJiawei uop.src3State := DontCare 74b034d3b9SLinJiawei uop.roqIdx := DontCare 75a286134cSWilliam Wang uop.moqIdx := DontCare 76b034d3b9SLinJiawei }) 77b034d3b9SLinJiawei 7858e06390SLinJiawei var lastReady = WireInit(true.B) 79b034d3b9SLinJiawei for(i <- 0 until RenameWidth) { 80b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 81b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 820e9eef65SYinan Xu uops(i).brTag := io.in(i).bits.brTag 83b034d3b9SLinJiawei 842dcb2daaSLinJiawei val inValid = io.in(i).valid && !isWalk 852dcb2daaSLinJiawei 86b034d3b9SLinJiawei // alloc a new phy reg 872dcb2daaSLinJiawei val needFpDest = inValid && needDestReg(fp = true, io.in(i).bits) 882dcb2daaSLinJiawei val needIntDest = inValid && needDestReg(fp = false, io.in(i).bits) 8958e06390SLinJiawei fpFreeList.allocReqs(i) := needFpDest && lastReady && io.out(i).ready 9058e06390SLinJiawei intFreeList.allocReqs(i) := needIntDest && lastReady && io.out(i).ready 91b034d3b9SLinJiawei val fpCanAlloc = fpFreeList.canAlloc(i) 92b034d3b9SLinJiawei val intCanAlloc = intFreeList.canAlloc(i) 933449c769SLinJiawei val this_can_alloc = Mux( 943449c769SLinJiawei needIntDest, 953449c769SLinJiawei intCanAlloc, 963449c769SLinJiawei Mux( 973449c769SLinJiawei needFpDest, 983449c769SLinJiawei fpCanAlloc, 993449c769SLinJiawei true.B 1003449c769SLinJiawei ) 1013449c769SLinJiawei ) 10258e06390SLinJiawei io.in(i).ready := lastReady && io.out(i).ready && this_can_alloc && !isWalk 10358e06390SLinJiawei 104c7054babSLinJiawei // do checkpoints when a branch inst come 105c7054babSLinJiawei for(fl <- Seq(fpFreeList, intFreeList)){ 106c7054babSLinJiawei fl.cpReqs(i).valid := inValid 107c7054babSLinJiawei fl.cpReqs(i).bits := io.in(i).bits.brTag 108c7054babSLinJiawei } 109c7054babSLinJiawei 11058e06390SLinJiawei lastReady = io.in(i).ready 11158e06390SLinJiawei 112c7054babSLinJiawei uops(i).pdest := Mux(needIntDest, 113c7054babSLinJiawei intFreeList.pdests(i), 114c7054babSLinJiawei Mux( 115c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 116c7054babSLinJiawei 0.U, fpFreeList.pdests(i) 117c7054babSLinJiawei ) 118c7054babSLinJiawei ) 119b034d3b9SLinJiawei 120b034d3b9SLinJiawei io.out(i).valid := io.in(i).fire() 121b034d3b9SLinJiawei io.out(i).bits := uops(i) 122b034d3b9SLinJiawei 123b034d3b9SLinJiawei // write rename table 124b034d3b9SLinJiawei def writeRat(fp: Boolean) = { 125b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 126b034d3b9SLinJiawei val freeList = if(fp) fpFreeList else intFreeList 127b034d3b9SLinJiawei val busyTable = if(fp) fpBusyTable else intBusyTable 128b034d3b9SLinJiawei // speculative inst write 129b034d3b9SLinJiawei val specWen = freeList.allocReqs(i) && freeList.canAlloc(i) 130b034d3b9SLinJiawei // walk back write 131b034d3b9SLinJiawei val commitDestValid = io.roqCommits(i).valid && needDestReg(fp, io.roqCommits(i).bits.uop) 132b034d3b9SLinJiawei val walkWen = commitDestValid && io.roqCommits(i).bits.isWalk 133b034d3b9SLinJiawei 134b034d3b9SLinJiawei rat.specWritePorts(i).wen := specWen || walkWen 135b034d3b9SLinJiawei rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits(i).bits.uop.ctrl.ldest) 136b034d3b9SLinJiawei rat.specWritePorts(i).wdata := Mux(specWen, freeList.pdests(i), io.roqCommits(i).bits.uop.old_pdest) 137b034d3b9SLinJiawei 1386624015fSLinJiawei val numRfWritePorts = if(fp) NRFpWritePorts else NRIntWritePorts 1396624015fSLinJiawei 1406624015fSLinJiawei busyTable.wbPregs(numRfWritePorts + i).valid := walkWen 1416624015fSLinJiawei busyTable.wbPregs(numRfWritePorts + i).bits := io.roqCommits(i).bits.uop.pdest 14275bc8863Slinjiawei 1432e9d39e0SLinJiawei XSInfo(walkWen, 1444fba05b0Slinjiawei {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits(i).bits.uop.cf.pc)}" + 145*44fc192dSYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n" 1462e9d39e0SLinJiawei ) 1472e9d39e0SLinJiawei 148b034d3b9SLinJiawei rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits(i).bits.isWalk 149b034d3b9SLinJiawei rat.archWritePorts(i).addr := io.roqCommits(i).bits.uop.ctrl.ldest 150b034d3b9SLinJiawei rat.archWritePorts(i).wdata := io.roqCommits(i).bits.uop.pdest 151b034d3b9SLinJiawei 1522e9d39e0SLinJiawei XSInfo(rat.archWritePorts(i).wen, 1532dcb2daaSLinJiawei {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 1542e9d39e0SLinJiawei p" pdest:${rat.archWritePorts(i).wdata}\n" 1552e9d39e0SLinJiawei ) 1562e9d39e0SLinJiawei 157b034d3b9SLinJiawei freeList.deallocReqs(i) := rat.archWritePorts(i).wen 158b034d3b9SLinJiawei freeList.deallocPregs(i) := io.roqCommits(i).bits.uop.old_pdest 159b034d3b9SLinJiawei 160b034d3b9SLinJiawei // set phy reg status to busy 161b034d3b9SLinJiawei busyTable.allocPregs(i).valid := specWen 162b034d3b9SLinJiawei busyTable.allocPregs(i).bits := freeList.pdests(i) 163b034d3b9SLinJiawei } 164b034d3b9SLinJiawei 165b034d3b9SLinJiawei writeRat(fp = false) 166b034d3b9SLinJiawei writeRat(fp = true) 167b034d3b9SLinJiawei 168b034d3b9SLinJiawei // read rename table 169b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 170b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 171b034d3b9SLinJiawei val srcCnt = lsrcList.size 172b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 173b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 174b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 175b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 176b034d3b9SLinJiawei if(k != srcCnt){ 177b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 178b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 179b034d3b9SLinJiawei } else { 180b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 181b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 182b034d3b9SLinJiawei } 183b034d3b9SLinJiawei } 184b034d3b9SLinJiawei (psrcVec, old_pdest) 185b034d3b9SLinJiawei } 186b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 187b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 188b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 189b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 190b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1913449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 192b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 193b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 194b034d3b9SLinJiawei } 195b034d3b9SLinJiawei 196b034d3b9SLinJiawei 197b034d3b9SLinJiawei def updateBusyTable(fp: Boolean) = { 198b034d3b9SLinJiawei val wbResults = if(fp) io.wbFpResults else io.wbIntResults 199b034d3b9SLinJiawei val busyTable = if(fp) fpBusyTable else intBusyTable 2006624015fSLinJiawei for( 2016624015fSLinJiawei (wb, setPhyRegRdy) <- wbResults.zip(busyTable.wbPregs.take(if(fp) NRFpWritePorts else NRIntWritePorts)) 2026624015fSLinJiawei ){ 203b034d3b9SLinJiawei setPhyRegRdy.valid := wb.valid && needDestReg(fp, wb.bits.uop) 204b034d3b9SLinJiawei setPhyRegRdy.bits := wb.bits.uop.pdest 205b034d3b9SLinJiawei } 206b034d3b9SLinJiawei } 207b034d3b9SLinJiawei 208b034d3b9SLinJiawei updateBusyTable(false) 209b034d3b9SLinJiawei updateBusyTable(true) 210b034d3b9SLinJiawei 211b034d3b9SLinJiawei intBusyTable.rfReadAddr <> io.intRfReadAddr 212b034d3b9SLinJiawei intBusyTable.pregRdy <> io.intPregRdy 213b034d3b9SLinJiawei fpBusyTable.rfReadAddr <> io.fpRfReadAddr 214b034d3b9SLinJiawei fpBusyTable.pregRdy <> io.fpPregRdy 2155844fcf0SLinJiawei} 216