15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 67cef916fSYinan Xuimport utils._ 7588ceab5SYinan Xuimport xiangshan.backend.roq.RoqPtr 8049559e7SYinan Xuimport xiangshan.backend.dispatch.PreDispatchInfo 95844fcf0SLinJiawei 1099b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle { 1199b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1299b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1399b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1499b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 15aac4464eSYinan Xu val move_eliminated_src1 = Vec(RenameWidth-1, Bool()) 16aac4464eSYinan Xu val move_eliminated_src2 = Vec(RenameWidth-1, Bool()) 1799b8dc2cSYinan Xu} 1899b8dc2cSYinan Xu 19588ceab5SYinan Xuclass Rename extends XSModule with HasCircularQueuePtrHelper { 205844fcf0SLinJiawei val io = IO(new Bundle() { 215844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 222d7c7105SYinan Xu val flush = Input(Bool()) 2321e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 2457c4f8d6SLinJiawei // from decode buffer 259a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2657c4f8d6SLinJiawei // to dispatch1 279a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 2899b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 29049559e7SYinan Xu val dispatchInfo = Output(new PreDispatchInfo) 30aac4464eSYinan Xu val csrCtrl = Flipped(new CustomCSRCtrlIO) 315844fcf0SLinJiawei }) 32b034d3b9SLinJiawei 332e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 342e9d39e0SLinJiawei XSInfo( 35567096a6Slinjiawei in.valid && in.ready, 3658e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 372e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 382e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 392e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 402e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 41c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 4258e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 432e9d39e0SLinJiawei ) 442e9d39e0SLinJiawei } 452e9d39e0SLinJiawei 462e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 472e9d39e0SLinJiawei printRenameInfo(x, y) 482e9d39e0SLinJiawei } 492e9d39e0SLinJiawei 5000ad41d0SYinan Xu val intFreeList, fpFreeList = Module(new FreeList).io 51b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 5200ad41d0SYinan Xu val fpRat = Module(new RenameTable(float = true)).io 5300ad41d0SYinan Xu val allPhyResource = Seq((intRat, intFreeList, false), (fpRat, fpFreeList, true)) 54b034d3b9SLinJiawei 5500ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 568f77f081SYinan Xu rat.redirect := io.redirect.valid 572d7c7105SYinan Xu rat.flush := io.flush 5800ad41d0SYinan Xu rat.walkWen := io.roqCommits.isWalk 598f77f081SYinan Xu freelist.redirect := io.redirect.valid 602d7c7105SYinan Xu freelist.flush := io.flush 6100ad41d0SYinan Xu freelist.walk.valid := io.roqCommits.isWalk 6200ad41d0SYinan Xu } 63588ceab5SYinan Xu val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk 64b034d3b9SLinJiawei 65b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 66b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 67b034d3b9SLinJiawei } 68fe6452fcSYinan Xu def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = { 69fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 70fe6452fcSYinan Xu } 7100ad41d0SYinan Xu fpFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(true, i)}) 7200ad41d0SYinan Xu intFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(false, i)}) 73c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 742438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 752438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 76b034d3b9SLinJiawei 77588ceab5SYinan Xu // speculatively assign the instruction with an roqIdx 78588ceab5SYinan Xu val validCount = PopCount(io.in.map(_.valid)) 79588ceab5SYinan Xu val roqIdxHead = RegInit(0.U.asTypeOf(new RoqPtr)) 808f77f081SYinan Xu val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 818f77f081SYinan Xu val roqIdxHeadNext = Mux(io.flush, 828f77f081SYinan Xu 0.U.asTypeOf(new RoqPtr), 838f77f081SYinan Xu Mux(io.redirect.valid, 848f77f081SYinan Xu io.redirect.bits.roqIdx, 858f77f081SYinan Xu Mux(lastCycleMisprediction, 868f77f081SYinan Xu roqIdxHead + 1.U, 878f77f081SYinan Xu Mux(canOut, roqIdxHead + validCount, roqIdxHead)) 888f77f081SYinan Xu ) 89588ceab5SYinan Xu ) 90588ceab5SYinan Xu roqIdxHead := roqIdxHeadNext 91588ceab5SYinan Xu 9200ad41d0SYinan Xu /** 9300ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 9400ad41d0SYinan Xu */ 95b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 96b034d3b9SLinJiawei 97b034d3b9SLinJiawei uops.foreach( uop => { 980e9eef65SYinan Xu// uop.brMask := DontCare 990e9eef65SYinan Xu// uop.brTag := DontCare 100b034d3b9SLinJiawei uop.src1State := DontCare 101b034d3b9SLinJiawei uop.src2State := DontCare 102b034d3b9SLinJiawei uop.src3State := DontCare 103b034d3b9SLinJiawei uop.roqIdx := DontCare 1046ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 1057cef916fSYinan Xu uop.debugInfo := DontCare 106bc86598fSWilliam Wang uop.lqIdx := DontCare 107bc86598fSWilliam Wang uop.sqIdx := DontCare 108b034d3b9SLinJiawei }) 109b034d3b9SLinJiawei 11099b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 11199b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 112b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 113b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 114b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 115b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 116b034d3b9SLinJiawei 117567096a6Slinjiawei val inValid = io.in(i).valid 1182dcb2daaSLinJiawei 119b034d3b9SLinJiawei // alloc a new phy reg 12099b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 12199b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 1222438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 1232438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 1242438f9ebSYinan Xu 125b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 12658e06390SLinJiawei 127c7054babSLinJiawei // do checkpoints when a branch inst come 1284f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 1294f787118SYinan Xu // fl.cpReqs(i).valid := inValid 1304f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1314f787118SYinan Xu // } 13258e06390SLinJiawei 13399b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1342438f9ebSYinan Xu intFreeList.req.pdests(i), 135c7054babSLinJiawei Mux( 136c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1372438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 138c7054babSLinJiawei ) 139c7054babSLinJiawei ) 140b034d3b9SLinJiawei 141588ceab5SYinan Xu uops(i).roqIdx := roqIdxHead + i.U 142588ceab5SYinan Xu 143c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 144b034d3b9SLinJiawei io.out(i).bits := uops(i) 145b034d3b9SLinJiawei 14600ad41d0SYinan Xu // write speculative rename table 14700ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 14800ad41d0SYinan Xu val specWen = freelist.req.allocReqs(i) && freelist.req.canAlloc && freelist.req.doAlloc && !io.roqCommits.isWalk 149b034d3b9SLinJiawei 15000ad41d0SYinan Xu rat.specWritePorts(i).wen := specWen 15100ad41d0SYinan Xu rat.specWritePorts(i).addr := uops(i).ctrl.ldest 15200ad41d0SYinan Xu rat.specWritePorts(i).wdata := freelist.req.pdests(i) 153b034d3b9SLinJiawei 15400ad41d0SYinan Xu freelist.deallocReqs(i) := specWen 155b034d3b9SLinJiawei } 156b034d3b9SLinJiawei 157b034d3b9SLinJiawei // read rename table 158b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 159b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 160b034d3b9SLinJiawei val srcCnt = lsrcList.size 161b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 162b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 163b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 164b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 165b034d3b9SLinJiawei if(k != srcCnt){ 166b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 167b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 168b034d3b9SLinJiawei } else { 169b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 170b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 171b034d3b9SLinJiawei } 172b034d3b9SLinJiawei } 173b034d3b9SLinJiawei (psrcVec, old_pdest) 174b034d3b9SLinJiawei } 175b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 176b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 177b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 178b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 179b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1803449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 181b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 182b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 183b034d3b9SLinJiawei } 184b034d3b9SLinJiawei 18599b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 18699b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 18799b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 18899b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 18999b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp 19099b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg 19199b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1 19299b8dc2cSYinan Xu }).reverse) 19399b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 19499b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp 19599b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg 19699b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2 19799b8dc2cSYinan Xu }).reverse) 19899b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 19999b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp 20099b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg 20199b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3 20299b8dc2cSYinan Xu }).reverse) 20399b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 20499b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 20599b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 20699b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 20799b8dc2cSYinan Xu }).reverse) 208aac4464eSYinan Xu io.renameBypass.move_eliminated_src1(i-1) := 209aac4464eSYinan Xu // the producer move instruction writes to non-zero register 210aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 211aac4464eSYinan Xu // the consumer instruction uses the move's destination register 212aac4464eSYinan Xu io.in(i).bits.ctrl.src1Type === SrcType.reg && io.in(i).bits.ctrl.lsrc1 === io.in(i-1).bits.ctrl.ldest && 213aac4464eSYinan Xu // CSR control (by srnctl) 214aac4464eSYinan Xu io.csrCtrl.move_elim_enable 215aac4464eSYinan Xu io.renameBypass.move_eliminated_src2(i-1) := 216aac4464eSYinan Xu // the producer move instruction writes to non-zero register 217aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 218aac4464eSYinan Xu // the consumer instruction uses the move's destination register 219aac4464eSYinan Xu io.in(i).bits.ctrl.src2Type === SrcType.reg && io.in(i).bits.ctrl.lsrc2 === io.in(i-1).bits.ctrl.ldest && 220aac4464eSYinan Xu // CSR control (by srnctl) 221aac4464eSYinan Xu io.csrCtrl.move_elim_enable 222b034d3b9SLinJiawei } 22300ad41d0SYinan Xu 224049559e7SYinan Xu val isLs = VecInit(uops.map(uop => FuType.isLoadStore(uop.ctrl.fuType))) 225049559e7SYinan Xu val isStore = VecInit(uops.map(uop => FuType.isStoreExu(uop.ctrl.fuType))) 226049559e7SYinan Xu val isAMO = VecInit(uops.map(uop => FuType.isAMO(uop.ctrl.fuType))) 227049559e7SYinan Xu io.dispatchInfo.lsqNeedAlloc := VecInit((0 until RenameWidth).map(i => 228049559e7SYinan Xu Mux(isLs(i), Mux(isStore(i) && !isAMO(i), 2.U, 1.U), 0.U))) 229049559e7SYinan Xu 23000ad41d0SYinan Xu /** 23100ad41d0SYinan Xu * Instructions commit: update freelist and rename table 23200ad41d0SYinan Xu */ 23300ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 23400ad41d0SYinan Xu if (i >= RenameWidth) { 23500ad41d0SYinan Xu allPhyResource.map{ case (rat, _, _) => 23600ad41d0SYinan Xu rat.specWritePorts(i).wen := false.B 23700ad41d0SYinan Xu rat.specWritePorts(i).addr := DontCare 23800ad41d0SYinan Xu rat.specWritePorts(i).wdata := DontCare 23900ad41d0SYinan Xu } 24000ad41d0SYinan Xu } 24100ad41d0SYinan Xu 24200ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, fp) => 24300ad41d0SYinan Xu // walk back write 24400ad41d0SYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i)) 24500ad41d0SYinan Xu 24600ad41d0SYinan Xu when (commitDestValid && io.roqCommits.isWalk) { 24700ad41d0SYinan Xu rat.specWritePorts(i).wen := true.B 24800ad41d0SYinan Xu rat.specWritePorts(i).addr := io.roqCommits.info(i).ldest 24900ad41d0SYinan Xu rat.specWritePorts(i).wdata := io.roqCommits.info(i).old_pdest 25000ad41d0SYinan Xu XSInfo({if(fp) p"fp" else p"int "} + p"walk: " + 25100ad41d0SYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n") 25200ad41d0SYinan Xu } 25300ad41d0SYinan Xu 25400ad41d0SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 25500ad41d0SYinan Xu rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest 25600ad41d0SYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest 25700ad41d0SYinan Xu 25800ad41d0SYinan Xu XSInfo(rat.archWritePorts(i).wen, 25900ad41d0SYinan Xu {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 26000ad41d0SYinan Xu p" pdest:${rat.archWritePorts(i).wdata}\n" 26100ad41d0SYinan Xu ) 26200ad41d0SYinan Xu 26300ad41d0SYinan Xu freelist.deallocReqs(i) := rat.archWritePorts(i).wen 26400ad41d0SYinan Xu freelist.deallocPregs(i) := io.roqCommits.info(i).old_pdest 26500ad41d0SYinan Xu } 26600ad41d0SYinan Xu } 267d479a3a8SYinan Xu 268*408a32b7SAllen XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 269*408a32b7SAllen XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 270*408a32b7SAllen XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 271*408a32b7SAllen XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 272*408a32b7SAllen XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 273*408a32b7SAllen XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && !intFreeList.req.canAlloc && !io.roqCommits.isWalk) 274*408a32b7SAllen XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && io.roqCommits.isWalk) 275d479a3a8SYinan Xu 276b034d3b9SLinJiawei} 277