xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 2d7c7105479bec3c329cf213502bd6a01cff7c0a)
15844fcf0SLinJiaweipackage xiangshan.backend.rename
25844fcf0SLinJiawei
35844fcf0SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
55844fcf0SLinJiaweiimport xiangshan._
67cef916fSYinan Xuimport utils._
75844fcf0SLinJiawei
899b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle {
999b8dc2cSYinan Xu  val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
1099b8dc2cSYinan Xu  val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
1199b8dc2cSYinan Xu  val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
1299b8dc2cSYinan Xu  val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
1399b8dc2cSYinan Xu}
1499b8dc2cSYinan Xu
15b034d3b9SLinJiaweiclass Rename extends XSModule {
165844fcf0SLinJiawei  val io = IO(new Bundle() {
17*2d7c7105SYinan Xu    val redirect = Input(Bool())
18*2d7c7105SYinan Xu    val flush = Input(Bool())
1921e7a6c5SYinan Xu    val roqCommits = Flipped(new RoqCommitIO)
2057c4f8d6SLinJiawei    // from decode buffer
219a2e6b8aSLinJiawei    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
2257c4f8d6SLinJiawei    // to dispatch1
239a2e6b8aSLinJiawei    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
2499b8dc2cSYinan Xu    val renameBypass = Output(new RenameBypassInfo)
255844fcf0SLinJiawei  })
26b034d3b9SLinJiawei
272e9d39e0SLinJiawei  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
282e9d39e0SLinJiawei    XSInfo(
29567096a6Slinjiawei      in.valid && in.ready,
3058e06390SLinJiawei      p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " +
312e9d39e0SLinJiawei        p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " +
322e9d39e0SLinJiawei        p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " +
332e9d39e0SLinJiawei        p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " +
342e9d39e0SLinJiawei        p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
35c7054babSLinJiawei        p"old_pdest:${out.bits.old_pdest} " +
3658e06390SLinJiawei        p"out v:${out.valid} r:${out.ready}\n"
372e9d39e0SLinJiawei    )
382e9d39e0SLinJiawei  }
392e9d39e0SLinJiawei
402e9d39e0SLinJiawei  for((x,y) <- io.in.zip(io.out)){
412e9d39e0SLinJiawei    printRenameInfo(x, y)
422e9d39e0SLinJiawei  }
432e9d39e0SLinJiawei
4400ad41d0SYinan Xu  val intFreeList, fpFreeList = Module(new FreeList).io
45b034d3b9SLinJiawei  val intRat = Module(new RenameTable(float = false)).io
4600ad41d0SYinan Xu  val fpRat = Module(new RenameTable(float = true)).io
4700ad41d0SYinan Xu  val allPhyResource = Seq((intRat, intFreeList, false), (fpRat, fpFreeList, true))
48b034d3b9SLinJiawei
4900ad41d0SYinan Xu  allPhyResource.map{ case (rat, freelist, _) =>
5000ad41d0SYinan Xu    rat.redirect := io.redirect
51*2d7c7105SYinan Xu    rat.flush := io.flush
5200ad41d0SYinan Xu    rat.walkWen := io.roqCommits.isWalk
5300ad41d0SYinan Xu    freelist.redirect := io.redirect
54*2d7c7105SYinan Xu    freelist.flush := io.flush
5500ad41d0SYinan Xu    freelist.walk.valid := io.roqCommits.isWalk
5600ad41d0SYinan Xu  }
57b034d3b9SLinJiawei
58b034d3b9SLinJiawei  def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = {
59b034d3b9SLinJiawei    {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)}
60b034d3b9SLinJiawei  }
61fe6452fcSYinan Xu  def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = {
62fe6452fcSYinan Xu    {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)}
63fe6452fcSYinan Xu  }
6400ad41d0SYinan Xu  fpFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(true, i)})
6500ad41d0SYinan Xu  intFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(false, i)})
66c0bcc0d1SYinan Xu  // walk has higher priority than allocation and thus we don't use isWalk here
672438f9ebSYinan Xu  fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready
682438f9ebSYinan Xu  intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready
69b034d3b9SLinJiawei
7000ad41d0SYinan Xu  /**
7100ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
7200ad41d0SYinan Xu    */
73b034d3b9SLinJiawei  val uops = Wire(Vec(RenameWidth, new MicroOp))
74b034d3b9SLinJiawei
75b034d3b9SLinJiawei  uops.foreach( uop => {
760e9eef65SYinan Xu//    uop.brMask := DontCare
770e9eef65SYinan Xu//    uop.brTag := DontCare
78b034d3b9SLinJiawei    uop.src1State := DontCare
79b034d3b9SLinJiawei    uop.src2State := DontCare
80b034d3b9SLinJiawei    uop.src3State := DontCare
81b034d3b9SLinJiawei    uop.roqIdx := DontCare
826ae7ac7cSAllen    uop.diffTestDebugLrScValid := DontCare
837cef916fSYinan Xu    uop.debugInfo := DontCare
84bc86598fSWilliam Wang    uop.lqIdx := DontCare
85bc86598fSWilliam Wang    uop.sqIdx := DontCare
86b034d3b9SLinJiawei  })
87b034d3b9SLinJiawei
8899b8dc2cSYinan Xu  val needFpDest = Wire(Vec(RenameWidth, Bool()))
8999b8dc2cSYinan Xu  val needIntDest = Wire(Vec(RenameWidth, Bool()))
90b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
91b424051cSYinan Xu  val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk
92b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
93b034d3b9SLinJiawei    uops(i).cf := io.in(i).bits.cf
94b034d3b9SLinJiawei    uops(i).ctrl := io.in(i).bits.ctrl
950e9eef65SYinan Xu    uops(i).brTag := io.in(i).bits.brTag
96b034d3b9SLinJiawei
97567096a6Slinjiawei    val inValid = io.in(i).valid
982dcb2daaSLinJiawei
99b034d3b9SLinJiawei    // alloc a new phy reg
10099b8dc2cSYinan Xu    needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits)
10199b8dc2cSYinan Xu    needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits)
1022438f9ebSYinan Xu    fpFreeList.req.allocReqs(i) := needFpDest(i)
1032438f9ebSYinan Xu    intFreeList.req.allocReqs(i) := needIntDest(i)
1042438f9ebSYinan Xu
105b424051cSYinan Xu    io.in(i).ready := !hasValid || canOut
10658e06390SLinJiawei
107c7054babSLinJiawei    // do checkpoints when a branch inst come
1084f787118SYinan Xu    // for(fl <- Seq(fpFreeList, intFreeList)){
1094f787118SYinan Xu    //   fl.cpReqs(i).valid := inValid
1104f787118SYinan Xu    //   fl.cpReqs(i).bits := io.in(i).bits.brTag
1114f787118SYinan Xu    // }
11258e06390SLinJiawei
11399b8dc2cSYinan Xu    uops(i).pdest := Mux(needIntDest(i),
1142438f9ebSYinan Xu      intFreeList.req.pdests(i),
115c7054babSLinJiawei      Mux(
116c7054babSLinJiawei        uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen,
1172438f9ebSYinan Xu        0.U, fpFreeList.req.pdests(i)
118c7054babSLinJiawei      )
119c7054babSLinJiawei    )
120b034d3b9SLinJiawei
121c0bcc0d1SYinan Xu    io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk
122b034d3b9SLinJiawei    io.out(i).bits := uops(i)
123b034d3b9SLinJiawei
12400ad41d0SYinan Xu    // write speculative rename table
12500ad41d0SYinan Xu    allPhyResource.map{ case (rat, freelist, _) =>
12600ad41d0SYinan Xu      val specWen = freelist.req.allocReqs(i) && freelist.req.canAlloc && freelist.req.doAlloc && !io.roqCommits.isWalk
127b034d3b9SLinJiawei
12800ad41d0SYinan Xu      rat.specWritePorts(i).wen := specWen
12900ad41d0SYinan Xu      rat.specWritePorts(i).addr := uops(i).ctrl.ldest
13000ad41d0SYinan Xu      rat.specWritePorts(i).wdata := freelist.req.pdests(i)
131b034d3b9SLinJiawei
13200ad41d0SYinan Xu      freelist.deallocReqs(i) := specWen
133b034d3b9SLinJiawei    }
134b034d3b9SLinJiawei
135b034d3b9SLinJiawei    // read rename table
136b034d3b9SLinJiawei    def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = {
137b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
138b034d3b9SLinJiawei      val srcCnt = lsrcList.size
139b034d3b9SLinJiawei      val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W)))
140b034d3b9SLinJiawei      val old_pdest = Wire(UInt(PhyRegIdxWidth.W))
141b034d3b9SLinJiawei      for(k <- 0 until srcCnt+1){
142b034d3b9SLinJiawei        val rportIdx = i * (srcCnt+1) + k
143b034d3b9SLinJiawei        if(k != srcCnt){
144b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := lsrcList(k)
145b034d3b9SLinJiawei          psrcVec(k) := rat.readPorts(rportIdx).rdata
146b034d3b9SLinJiawei        } else {
147b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := ldest
148b034d3b9SLinJiawei          old_pdest := rat.readPorts(rportIdx).rdata
149b034d3b9SLinJiawei        }
150b034d3b9SLinJiawei      }
151b034d3b9SLinJiawei      (psrcVec, old_pdest)
152b034d3b9SLinJiawei    }
153b034d3b9SLinJiawei    val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3)
154b034d3b9SLinJiawei    val ldest = uops(i).ctrl.ldest
155b034d3b9SLinJiawei    val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false)
156b034d3b9SLinJiawei    val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true)
157b034d3b9SLinJiawei    uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0))
1583449c769SLinJiawei    uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1))
159b034d3b9SLinJiawei    uops(i).psrc3 := fpPhySrcVec(2)
160b034d3b9SLinJiawei    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest)
161b034d3b9SLinJiawei  }
162b034d3b9SLinJiawei
16399b8dc2cSYinan Xu  // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage.
16499b8dc2cSYinan Xu  // Instead, we determine whether there're some dependences between the valid instructions.
16599b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
16699b8dc2cSYinan Xu    io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => {
16799b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp
16899b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg
16999b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1
17099b8dc2cSYinan Xu    }).reverse)
17199b8dc2cSYinan Xu    io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => {
17299b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp
17399b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg
17499b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2
17599b8dc2cSYinan Xu    }).reverse)
17699b8dc2cSYinan Xu    io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => {
17799b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp
17899b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg
17999b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3
18099b8dc2cSYinan Xu    }).reverse)
18199b8dc2cSYinan Xu    io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => {
18299b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && needFpDest(i)
18399b8dc2cSYinan Xu      val intMatch = needIntDest(j) && needIntDest(i)
18499b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest
18599b8dc2cSYinan Xu    }).reverse)
186b034d3b9SLinJiawei  }
18700ad41d0SYinan Xu
18800ad41d0SYinan Xu  /**
18900ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
19000ad41d0SYinan Xu    */
19100ad41d0SYinan Xu  for (i <- 0 until CommitWidth) {
19200ad41d0SYinan Xu    if (i >= RenameWidth) {
19300ad41d0SYinan Xu      allPhyResource.map{ case (rat, _, _) =>
19400ad41d0SYinan Xu        rat.specWritePorts(i).wen   := false.B
19500ad41d0SYinan Xu        rat.specWritePorts(i).addr  := DontCare
19600ad41d0SYinan Xu        rat.specWritePorts(i).wdata := DontCare
19700ad41d0SYinan Xu      }
19800ad41d0SYinan Xu    }
19900ad41d0SYinan Xu
20000ad41d0SYinan Xu    allPhyResource.map{ case (rat, freelist, fp) =>
20100ad41d0SYinan Xu      // walk back write
20200ad41d0SYinan Xu      val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i))
20300ad41d0SYinan Xu
20400ad41d0SYinan Xu      when (commitDestValid && io.roqCommits.isWalk) {
20500ad41d0SYinan Xu        rat.specWritePorts(i).wen := true.B
20600ad41d0SYinan Xu        rat.specWritePorts(i).addr := io.roqCommits.info(i).ldest
20700ad41d0SYinan Xu        rat.specWritePorts(i).wdata := io.roqCommits.info(i).old_pdest
20800ad41d0SYinan Xu        XSInfo({if(fp) p"fp" else p"int "} + p"walk: " +
20900ad41d0SYinan Xu          p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n")
21000ad41d0SYinan Xu      }
21100ad41d0SYinan Xu
21200ad41d0SYinan Xu      rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk
21300ad41d0SYinan Xu      rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest
21400ad41d0SYinan Xu      rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest
21500ad41d0SYinan Xu
21600ad41d0SYinan Xu      XSInfo(rat.archWritePorts(i).wen,
21700ad41d0SYinan Xu        {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" +
21800ad41d0SYinan Xu          p" pdest:${rat.archWritePorts(i).wdata}\n"
21900ad41d0SYinan Xu      )
22000ad41d0SYinan Xu
22100ad41d0SYinan Xu      freelist.deallocReqs(i) := rat.archWritePorts(i).wen
22200ad41d0SYinan Xu      freelist.deallocPregs(i) := io.roqCommits.info(i).old_pdest
22300ad41d0SYinan Xu    }
22400ad41d0SYinan Xu  }
225b034d3b9SLinJiawei}
226