15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 3*2225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 45844fcf0SLinJiaweiimport chisel3._ 55844fcf0SLinJiaweiimport chisel3.util._ 65844fcf0SLinJiaweiimport xiangshan._ 77cef916fSYinan Xuimport utils._ 8588ceab5SYinan Xuimport xiangshan.backend.roq.RoqPtr 9049559e7SYinan Xuimport xiangshan.backend.dispatch.PreDispatchInfo 105844fcf0SLinJiawei 11*2225d46eSJiawei Linclass RenameBypassInfo(implicit p: Parameters) extends XSBundle { 1299b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1399b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1499b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1599b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 16aac4464eSYinan Xu val move_eliminated_src1 = Vec(RenameWidth-1, Bool()) 17aac4464eSYinan Xu val move_eliminated_src2 = Vec(RenameWidth-1, Bool()) 1899b8dc2cSYinan Xu} 1999b8dc2cSYinan Xu 20*2225d46eSJiawei Linclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 215844fcf0SLinJiawei val io = IO(new Bundle() { 225844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 232d7c7105SYinan Xu val flush = Input(Bool()) 2421e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 2557c4f8d6SLinJiawei // from decode buffer 269a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2757c4f8d6SLinJiawei // to dispatch1 289a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 2999b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 30049559e7SYinan Xu val dispatchInfo = Output(new PreDispatchInfo) 31aac4464eSYinan Xu val csrCtrl = Flipped(new CustomCSRCtrlIO) 32*2225d46eSJiawei Lin val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 33*2225d46eSJiawei Lin val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 345844fcf0SLinJiawei }) 35b034d3b9SLinJiawei 362e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 372e9d39e0SLinJiawei XSInfo( 38567096a6Slinjiawei in.valid && in.ready, 3958e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 402e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 412e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 422e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 432e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 44c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 4558e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 462e9d39e0SLinJiawei ) 472e9d39e0SLinJiawei } 482e9d39e0SLinJiawei 492e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 502e9d39e0SLinJiawei printRenameInfo(x, y) 512e9d39e0SLinJiawei } 522e9d39e0SLinJiawei 5300ad41d0SYinan Xu val intFreeList, fpFreeList = Module(new FreeList).io 54b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 5500ad41d0SYinan Xu val fpRat = Module(new RenameTable(float = true)).io 5600ad41d0SYinan Xu val allPhyResource = Seq((intRat, intFreeList, false), (fpRat, fpFreeList, true)) 57*2225d46eSJiawei Lin intRat.debug_rdata <> io.debug_int_rat 58*2225d46eSJiawei Lin fpRat.debug_rdata <> io.debug_fp_rat 59b034d3b9SLinJiawei 6000ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 618f77f081SYinan Xu rat.redirect := io.redirect.valid 622d7c7105SYinan Xu rat.flush := io.flush 6300ad41d0SYinan Xu rat.walkWen := io.roqCommits.isWalk 648f77f081SYinan Xu freelist.redirect := io.redirect.valid 652d7c7105SYinan Xu freelist.flush := io.flush 6600ad41d0SYinan Xu freelist.walk.valid := io.roqCommits.isWalk 6700ad41d0SYinan Xu } 68588ceab5SYinan Xu val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk 69b034d3b9SLinJiawei 70b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 71b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 72b034d3b9SLinJiawei } 73fe6452fcSYinan Xu def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = { 74fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 75fe6452fcSYinan Xu } 7600ad41d0SYinan Xu fpFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(true, i)}) 7700ad41d0SYinan Xu intFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(false, i)}) 78c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 792438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 802438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 81b034d3b9SLinJiawei 82588ceab5SYinan Xu // speculatively assign the instruction with an roqIdx 83588ceab5SYinan Xu val validCount = PopCount(io.in.map(_.valid)) 84588ceab5SYinan Xu val roqIdxHead = RegInit(0.U.asTypeOf(new RoqPtr)) 858f77f081SYinan Xu val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself()) 868f77f081SYinan Xu val roqIdxHeadNext = Mux(io.flush, 878f77f081SYinan Xu 0.U.asTypeOf(new RoqPtr), 888f77f081SYinan Xu Mux(io.redirect.valid, 898f77f081SYinan Xu io.redirect.bits.roqIdx, 908f77f081SYinan Xu Mux(lastCycleMisprediction, 918f77f081SYinan Xu roqIdxHead + 1.U, 928f77f081SYinan Xu Mux(canOut, roqIdxHead + validCount, roqIdxHead)) 938f77f081SYinan Xu ) 94588ceab5SYinan Xu ) 95588ceab5SYinan Xu roqIdxHead := roqIdxHeadNext 96588ceab5SYinan Xu 9700ad41d0SYinan Xu /** 9800ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 9900ad41d0SYinan Xu */ 100b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 101b034d3b9SLinJiawei 102b034d3b9SLinJiawei uops.foreach( uop => { 1030e9eef65SYinan Xu// uop.brMask := DontCare 1040e9eef65SYinan Xu// uop.brTag := DontCare 105b034d3b9SLinJiawei uop.src1State := DontCare 106b034d3b9SLinJiawei uop.src2State := DontCare 107b034d3b9SLinJiawei uop.src3State := DontCare 108b034d3b9SLinJiawei uop.roqIdx := DontCare 1096ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 1107cef916fSYinan Xu uop.debugInfo := DontCare 111bc86598fSWilliam Wang uop.lqIdx := DontCare 112bc86598fSWilliam Wang uop.sqIdx := DontCare 113b034d3b9SLinJiawei }) 114b034d3b9SLinJiawei 11599b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 11699b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 117b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 118b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 119b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 120b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 121b034d3b9SLinJiawei 122567096a6Slinjiawei val inValid = io.in(i).valid 1232dcb2daaSLinJiawei 124b034d3b9SLinJiawei // alloc a new phy reg 12599b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 12699b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 1272438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 1282438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 1292438f9ebSYinan Xu 130b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 13158e06390SLinJiawei 132c7054babSLinJiawei // do checkpoints when a branch inst come 1334f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 1344f787118SYinan Xu // fl.cpReqs(i).valid := inValid 1354f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1364f787118SYinan Xu // } 13758e06390SLinJiawei 13899b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1392438f9ebSYinan Xu intFreeList.req.pdests(i), 140c7054babSLinJiawei Mux( 141c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1422438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 143c7054babSLinJiawei ) 144c7054babSLinJiawei ) 145b034d3b9SLinJiawei 146588ceab5SYinan Xu uops(i).roqIdx := roqIdxHead + i.U 147588ceab5SYinan Xu 148c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 149b034d3b9SLinJiawei io.out(i).bits := uops(i) 150b034d3b9SLinJiawei 15100ad41d0SYinan Xu // write speculative rename table 15200ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 15300ad41d0SYinan Xu val specWen = freelist.req.allocReqs(i) && freelist.req.canAlloc && freelist.req.doAlloc && !io.roqCommits.isWalk 154b034d3b9SLinJiawei 15500ad41d0SYinan Xu rat.specWritePorts(i).wen := specWen 15600ad41d0SYinan Xu rat.specWritePorts(i).addr := uops(i).ctrl.ldest 15700ad41d0SYinan Xu rat.specWritePorts(i).wdata := freelist.req.pdests(i) 158b034d3b9SLinJiawei 15900ad41d0SYinan Xu freelist.deallocReqs(i) := specWen 160b034d3b9SLinJiawei } 161b034d3b9SLinJiawei 162b034d3b9SLinJiawei // read rename table 163b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 164b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 165b034d3b9SLinJiawei val srcCnt = lsrcList.size 166b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 167b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 168b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 169b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 170b034d3b9SLinJiawei if(k != srcCnt){ 171b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 172b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 173b034d3b9SLinJiawei } else { 174b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 175b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 176b034d3b9SLinJiawei } 177b034d3b9SLinJiawei } 178b034d3b9SLinJiawei (psrcVec, old_pdest) 179b034d3b9SLinJiawei } 180b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 181b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 182b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 183b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 184b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1853449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 186b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 187b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 188b034d3b9SLinJiawei } 189b034d3b9SLinJiawei 19099b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 19199b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 19299b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 19399b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 19499b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp 19599b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg 19699b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1 19799b8dc2cSYinan Xu }).reverse) 19899b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 19999b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp 20099b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg 20199b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2 20299b8dc2cSYinan Xu }).reverse) 20399b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 20499b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp 20599b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg 20699b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3 20799b8dc2cSYinan Xu }).reverse) 20899b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 20999b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 21099b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 21199b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 21299b8dc2cSYinan Xu }).reverse) 213aac4464eSYinan Xu io.renameBypass.move_eliminated_src1(i-1) := 214aac4464eSYinan Xu // the producer move instruction writes to non-zero register 215aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 216aac4464eSYinan Xu // the consumer instruction uses the move's destination register 217aac4464eSYinan Xu io.in(i).bits.ctrl.src1Type === SrcType.reg && io.in(i).bits.ctrl.lsrc1 === io.in(i-1).bits.ctrl.ldest && 218aac4464eSYinan Xu // CSR control (by srnctl) 219aac4464eSYinan Xu io.csrCtrl.move_elim_enable 220aac4464eSYinan Xu io.renameBypass.move_eliminated_src2(i-1) := 221aac4464eSYinan Xu // the producer move instruction writes to non-zero register 222aac4464eSYinan Xu io.in(i-1).bits.ctrl.isMove && io.in(i-1).bits.ctrl.ldest =/= 0.U && 223aac4464eSYinan Xu // the consumer instruction uses the move's destination register 224aac4464eSYinan Xu io.in(i).bits.ctrl.src2Type === SrcType.reg && io.in(i).bits.ctrl.lsrc2 === io.in(i-1).bits.ctrl.ldest && 225aac4464eSYinan Xu // CSR control (by srnctl) 226aac4464eSYinan Xu io.csrCtrl.move_elim_enable 227b034d3b9SLinJiawei } 22800ad41d0SYinan Xu 229049559e7SYinan Xu val isLs = VecInit(uops.map(uop => FuType.isLoadStore(uop.ctrl.fuType))) 230049559e7SYinan Xu val isStore = VecInit(uops.map(uop => FuType.isStoreExu(uop.ctrl.fuType))) 231049559e7SYinan Xu val isAMO = VecInit(uops.map(uop => FuType.isAMO(uop.ctrl.fuType))) 232049559e7SYinan Xu io.dispatchInfo.lsqNeedAlloc := VecInit((0 until RenameWidth).map(i => 233049559e7SYinan Xu Mux(isLs(i), Mux(isStore(i) && !isAMO(i), 2.U, 1.U), 0.U))) 234049559e7SYinan Xu 23500ad41d0SYinan Xu /** 23600ad41d0SYinan Xu * Instructions commit: update freelist and rename table 23700ad41d0SYinan Xu */ 23800ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 23900ad41d0SYinan Xu if (i >= RenameWidth) { 24000ad41d0SYinan Xu allPhyResource.map{ case (rat, _, _) => 24100ad41d0SYinan Xu rat.specWritePorts(i).wen := false.B 24200ad41d0SYinan Xu rat.specWritePorts(i).addr := DontCare 24300ad41d0SYinan Xu rat.specWritePorts(i).wdata := DontCare 24400ad41d0SYinan Xu } 24500ad41d0SYinan Xu } 24600ad41d0SYinan Xu 24700ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, fp) => 24800ad41d0SYinan Xu // walk back write 24900ad41d0SYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i)) 25000ad41d0SYinan Xu 25100ad41d0SYinan Xu when (commitDestValid && io.roqCommits.isWalk) { 25200ad41d0SYinan Xu rat.specWritePorts(i).wen := true.B 25300ad41d0SYinan Xu rat.specWritePorts(i).addr := io.roqCommits.info(i).ldest 25400ad41d0SYinan Xu rat.specWritePorts(i).wdata := io.roqCommits.info(i).old_pdest 25500ad41d0SYinan Xu XSInfo({if(fp) p"fp" else p"int "} + p"walk: " + 25600ad41d0SYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n") 25700ad41d0SYinan Xu } 25800ad41d0SYinan Xu 25900ad41d0SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 26000ad41d0SYinan Xu rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest 26100ad41d0SYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest 26200ad41d0SYinan Xu 26300ad41d0SYinan Xu XSInfo(rat.archWritePorts(i).wen, 26400ad41d0SYinan Xu {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 26500ad41d0SYinan Xu p" pdest:${rat.archWritePorts(i).wdata}\n" 26600ad41d0SYinan Xu ) 26700ad41d0SYinan Xu 26800ad41d0SYinan Xu freelist.deallocReqs(i) := rat.archWritePorts(i).wen 26900ad41d0SYinan Xu freelist.deallocPregs(i) := io.roqCommits.info(i).old_pdest 27000ad41d0SYinan Xu } 27100ad41d0SYinan Xu } 272d479a3a8SYinan Xu 273408a32b7SAllen XSPerfAccumulate("in", Mux(RegNext(io.in(0).ready), PopCount(io.in.map(_.valid)), 0.U)) 274408a32b7SAllen XSPerfAccumulate("utilization", PopCount(io.in.map(_.valid))) 275408a32b7SAllen XSPerfAccumulate("waitInstr", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))) 276408a32b7SAllen XSPerfAccumulate("stall_cycle_dispatch", hasValid && !io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 277408a32b7SAllen XSPerfAccumulate("stall_cycle_fp", hasValid && io.out(0).ready && !fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk) 278408a32b7SAllen XSPerfAccumulate("stall_cycle_int", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && !intFreeList.req.canAlloc && !io.roqCommits.isWalk) 279408a32b7SAllen XSPerfAccumulate("stall_cycle_walk", hasValid && io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && io.roqCommits.isWalk) 280d479a3a8SYinan Xu 281*2225d46eSJiawei Lin 282b034d3b9SLinJiawei} 283