xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 13551487ecf53cdd45b5823a3d8d4c70e8b053b3)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.rename
185844fcf0SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
223c02ee8fSwakafaimport utility._
233b739f49SXuan Huimport utils._
243b739f49SXuan Huimport xiangshan._
2589cc69c1STang Haojinimport xiangshan.backend.Bundles.{DecodedInst, DynInst}
26765e58c6Ssinsanctionimport xiangshan.backend.decode.{FusionDecodeInfo, ImmUnion, Imm_I, Imm_LUI_LOAD, Imm_U}
27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
2870224bf6SYinan Xuimport xiangshan.backend.rename.freelist._
29c3f16425Sxiaofeibao-xjtuimport xiangshan.backend.rob.{RobEnqIO, RobPtr}
30980c1bc3SWilliam Wangimport xiangshan.mem.mdp._
3199b8dc2cSYinan Xu
32ccfddc82SHaojin Tangclass Rename(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper with HasPerfEvents {
33d6f9198fSXuan Hu
34d6f9198fSXuan Hu  // params alias
3598639abbSXuan Hu  private val numRegSrc = backendParams.numRegSrc
36d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
37d6f9198fSXuan Hu  private val numVecRatPorts = numVecRegSrc + 1 // +1 dst
3898639abbSXuan Hu
3998639abbSXuan Hu  println(s"[Rename] numRegSrc: $numRegSrc")
4098639abbSXuan Hu
415844fcf0SLinJiawei  val io = IO(new Bundle() {
425844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
43ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
447fa2c198SYinan Xu    // from decode
453b739f49SXuan Hu    val in = Vec(RenameWidth, Flipped(DecoupledIO(new DecodedInst)))
46a0db5a4bSYinan Xu    val fusionInfo = Vec(DecodeWidth - 1, Flipped(new FusionDecodeInfo))
47980c1bc3SWilliam Wang    // ssit read result
48980c1bc3SWilliam Wang    val ssit = Flipped(Vec(RenameWidth, Output(new SSITEntry)))
49980c1bc3SWilliam Wang    // waittable read result
50980c1bc3SWilliam Wang    val waittable = Flipped(Vec(RenameWidth, Output(Bool())))
517fa2c198SYinan Xu    // to rename table
527fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, Input(UInt(PhyRegIdxWidth.W))))
537fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, Input(UInt(PhyRegIdxWidth.W))))
54d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, Input(UInt(PhyRegIdxWidth.W))))
557fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
567fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
57deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Output(new RatWritePort))
58dcf3a679STang Haojin    // from rename table
59dcf3a679STang Haojin    val int_old_pdest = Vec(CommitWidth, Input(UInt(PhyRegIdxWidth.W)))
60dcf3a679STang Haojin    val fp_old_pdest = Vec(CommitWidth, Input(UInt(PhyRegIdxWidth.W)))
613cf50307SZiyue Zhang    val vec_old_pdest = Vec(CommitWidth, Input(UInt(PhyRegIdxWidth.W)))
62dcf3a679STang Haojin    val int_need_free = Vec(CommitWidth, Input(Bool()))
6357c4f8d6SLinJiawei    // to dispatch1
643b739f49SXuan Hu    val out = Vec(RenameWidth, DecoupledIO(new DynInst))
65fa7f2c26STang Haojin    // for snapshots
66fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
67c4b56310SHaojin Tang    val snptLastEnq = Flipped(ValidIO(new RobPtr))
68c3f16425Sxiaofeibao-xjtu    val robIsEmpty = Input(Bool())
69c3f16425Sxiaofeibao-xjtu    val toDispatchIsFp = Output(Vec(RenameWidth,Bool()))
70c3f16425Sxiaofeibao-xjtu    val toDispatchIsInt = Output(Vec(RenameWidth,Bool()))
71ccfddc82SHaojin Tang    // debug arch ports
72b7d9e8d5Sxiaofeibao-xjtu    val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
73b7d9e8d5Sxiaofeibao-xjtu    val debug_vconfig_rat = if (backendParams.debugEn) Some(Input(UInt(PhyRegIdxWidth.W))) else None
74b7d9e8d5Sxiaofeibao-xjtu    val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
75b7d9e8d5Sxiaofeibao-xjtu    val debug_vec_rat = if (backendParams.debugEn) Some(Vec(32, Input(UInt(PhyRegIdxWidth.W)))) else None
76d2b20d1aSTang Haojin    // perf only
77d2b20d1aSTang Haojin    val stallReason = new Bundle {
78d2b20d1aSTang Haojin      val in = Flipped(new StallReasonIO(RenameWidth))
79d2b20d1aSTang Haojin      val out = new StallReasonIO(RenameWidth)
80d2b20d1aSTang Haojin    }
815844fcf0SLinJiawei  })
82b034d3b9SLinJiawei
8389cc69c1STang Haojin  val compressUnit = Module(new CompressUnit())
848b8e745dSYikeZhou  // create free list and rat
8539c59369SXuan Hu  val intFreeList = Module(new MEFreeList(IntPhyRegs))
8639c59369SXuan Hu  val fpFreeList = Module(new StdFreeList(VfPhyRegs - FpLogicRegs - VecLogicRegs))
878b8e745dSYikeZhou
88ccfddc82SHaojin Tang  intFreeList.io.commit    <> io.robCommits
89b7d9e8d5Sxiaofeibao-xjtu  intFreeList.io.debug_rat.foreach(_ <> io.debug_int_rat.get)
90ccfddc82SHaojin Tang  fpFreeList.io.commit     <> io.robCommits
91b7d9e8d5Sxiaofeibao-xjtu  fpFreeList.io.debug_rat.foreach(_ <> io.debug_fp_rat.get)
92ccfddc82SHaojin Tang
939aca92b9SYinan Xu  // decide if given instruction needs allocating a new physical register (CfCtrl: from decode; RobCommitInfo: from rob)
94deb6421eSHaojin Tang  // fp and vec share `fpFreeList`
953b739f49SXuan Hu  def needDestReg[T <: DecodedInst](reg_t: RegType, x: T): Bool = reg_t match {
963b739f49SXuan Hu    case Reg_I => x.rfWen && x.ldest =/= 0.U
973b739f49SXuan Hu    case Reg_F => x.fpWen
983b739f49SXuan Hu    case Reg_V => x.vecWen
99b034d3b9SLinJiawei  }
1003b739f49SXuan Hu  def needDestRegCommit[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
1013b739f49SXuan Hu    reg_t match {
1023b739f49SXuan Hu      case Reg_I => x.rfWen
1033b739f49SXuan Hu      case Reg_F => x.fpWen
1043b739f49SXuan Hu      case Reg_V => x.vecWen
105fe6452fcSYinan Xu    }
106deb6421eSHaojin Tang  }
1073b739f49SXuan Hu  def needDestRegWalk[T <: RobCommitInfo](reg_t: RegType, x: T): Bool = {
1083b739f49SXuan Hu    reg_t match {
1093b739f49SXuan Hu      case Reg_I => x.rfWen && x.ldest =/= 0.U
1103b739f49SXuan Hu      case Reg_F => x.fpWen
1113b739f49SXuan Hu      case Reg_V => x.vecWen
1123b739f49SXuan Hu    }
113ccfddc82SHaojin Tang  }
1148b8e745dSYikeZhou
115f4b2089aSYinan Xu  // connect [redirect + walk] ports for __float point__ & __integer__ free list
116deb6421eSHaojin Tang  Seq(fpFreeList, intFreeList).foreach { case fl =>
11770224bf6SYinan Xu    fl.io.redirect := io.redirect.valid
11870224bf6SYinan Xu    fl.io.walk := io.robCommits.isWalk
1194efb89cbSYikeZhou  }
1205eb4af5bSYikeZhou  // only when both fp and int free list and dispatch1 has enough space can we do allocation
121ccfddc82SHaojin Tang  // when isWalk, freelist can definitely allocate
122c3f16425Sxiaofeibao-xjtu  intFreeList.io.doAllocate := fpFreeList.io.canAllocate && io.out.map(_.ready).reduce(_ || _) || io.robCommits.isWalk
123c3f16425Sxiaofeibao-xjtu  fpFreeList.io.doAllocate := intFreeList.io.canAllocate && io.out.map(_.ready).reduce(_ || _) || io.robCommits.isWalk
1245eb4af5bSYikeZhou
1255eb4af5bSYikeZhou  //           dispatch1 ready ++ float point free list ready ++ int free list ready      ++ not walk
12670224bf6SYinan Xu  val canOut = io.out(0).ready && fpFreeList.io.canAllocate && intFreeList.io.canAllocate && !io.robCommits.isWalk
1275eb4af5bSYikeZhou
12889cc69c1STang Haojin  compressUnit.io.in.zip(io.in).foreach{ case(sink, source) =>
12989cc69c1STang Haojin    sink.valid := source.valid
13089cc69c1STang Haojin    sink.bits := source.bits
13189cc69c1STang Haojin  }
13289cc69c1STang Haojin  val needRobFlags = compressUnit.io.out.needRobFlags
13389cc69c1STang Haojin  val instrSizesVec = compressUnit.io.out.instrSizes
13489cc69c1STang Haojin  val compressMasksVec = compressUnit.io.out.masks
135b034d3b9SLinJiawei
1369aca92b9SYinan Xu  // speculatively assign the instruction with an robIdx
13789cc69c1STang Haojin  val validCount = PopCount(io.in.zip(needRobFlags).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag}) // number of instructions waiting to enter rob (from decode)
1389aca92b9SYinan Xu  val robIdxHead = RegInit(0.U.asTypeOf(new RobPtr))
1398f77f081SYinan Xu  val lastCycleMisprediction = RegNext(io.redirect.valid && !io.redirect.bits.flushItself())
140f4b2089aSYinan Xu  val robIdxHeadNext = Mux(io.redirect.valid, io.redirect.bits.robIdx, // redirect: move ptr to given rob index
1419aca92b9SYinan Xu         Mux(lastCycleMisprediction, robIdxHead + 1.U, // mis-predict: not flush robIdx itself
142c3f16425Sxiaofeibao-xjtu                         Mux(canOut && io.in(0).fire, robIdxHead + validCount, // instructions successfully entered next stage: increase robIdx
143f4b2089aSYinan Xu                      /* default */  robIdxHead))) // no instructions passed by this cycle: stick to old value
1449aca92b9SYinan Xu  robIdxHead := robIdxHeadNext
145588ceab5SYinan Xu
14600ad41d0SYinan Xu  /**
14700ad41d0SYinan Xu    * Rename: allocate free physical register and update rename table
14800ad41d0SYinan Xu    */
1493b739f49SXuan Hu  val uops = Wire(Vec(RenameWidth, new DynInst))
150b034d3b9SLinJiawei  uops.foreach( uop => {
151a7a8a6ccSHaojin Tang    uop.srcState      := DontCare
1527cef916fSYinan Xu    uop.debugInfo     := DontCare
153bc86598fSWilliam Wang    uop.lqIdx         := DontCare
154bc86598fSWilliam Wang    uop.sqIdx         := DontCare
1553b739f49SXuan Hu    uop.waitForRobIdx := DontCare
1563b739f49SXuan Hu    uop.singleStep    := DontCare
157fa7f2c26STang Haojin    uop.snapshot      := DontCare
158*13551487SzhanglyGit    uop.srcLoadDependency := DontCare
159b034d3b9SLinJiawei  })
160b034d3b9SLinJiawei
161ccfddc82SHaojin Tang  require(RenameWidth >= CommitWidth)
162deb6421eSHaojin Tang  val needVecDest    = Wire(Vec(RenameWidth, Bool()))
16399b8dc2cSYinan Xu  val needFpDest     = Wire(Vec(RenameWidth, Bool()))
16499b8dc2cSYinan Xu  val needIntDest    = Wire(Vec(RenameWidth, Bool()))
165b424051cSYinan Xu  val hasValid = Cat(io.in.map(_.valid)).orR
166a63155a6SXuan Hu  private val inHeadValid = io.in.head.valid
1678b8e745dSYikeZhou
168c58c2872STang Haojin  val isMove = Wire(Vec(RenameWidth, Bool()))
169c58c2872STang Haojin  isMove zip io.in.map(_.bits) foreach {
170c58c2872STang Haojin    case (move, in) => move := Mux(in.exceptionVec.asUInt.orR, false.B, in.isMove)
171c58c2872STang Haojin  }
1728b8e745dSYikeZhou
173ccfddc82SHaojin Tang  val walkNeedIntDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1743b739f49SXuan Hu  val walkNeedFpDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
1753b739f49SXuan Hu  val walkNeedVecDest = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
176ccfddc82SHaojin Tang  val walkIsMove = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
177ccfddc82SHaojin Tang
1788b8e745dSYikeZhou  val intSpecWen = Wire(Vec(RenameWidth, Bool()))
1798b8e745dSYikeZhou  val fpSpecWen  = Wire(Vec(RenameWidth, Bool()))
180deb6421eSHaojin Tang  val vecSpecWen = Wire(Vec(RenameWidth, Bool()))
1818b8e745dSYikeZhou
182ccfddc82SHaojin Tang  val walkIntSpecWen = WireDefault(VecInit(Seq.fill(RenameWidth)(false.B)))
183ccfddc82SHaojin Tang
184ccfddc82SHaojin Tang  val walkPdest = Wire(Vec(RenameWidth, UInt(PhyRegIdxWidth.W)))
185ccfddc82SHaojin Tang
186c3f16425Sxiaofeibao-xjtu  val hasInstr = RegInit(false.B)
187c3f16425Sxiaofeibao-xjtu  hasInstr := io.in.head.valid && !io.in.head.ready
188c3f16425Sxiaofeibao-xjtu  val outFireNum = RegInit(0.U(RenameWidth.U.getWidth.W))
189c3f16425Sxiaofeibao-xjtu  val outFireNumNext = Mux(io.in.head.fire || io.redirect.valid, 0.U, outFireNum + PopCount(io.out.map(_.fire)))
190c3f16425Sxiaofeibao-xjtu  outFireNum := outFireNumNext
191c3f16425Sxiaofeibao-xjtu  val inValidNum = PopCount(io.in.map(_.valid))
192c3f16425Sxiaofeibao-xjtu  val allOut = inValidNum === outFireNum + PopCount(io.out.map(_.fire))
193c3f16425Sxiaofeibao-xjtu  val outValidMask = Wire(Vec(RenameWidth, Bool()))
194c3f16425Sxiaofeibao-xjtu  outValidMask.zipWithIndex.map{ case(m,i) =>
195c3f16425Sxiaofeibao-xjtu    m := Mux(hasInstr, Mux(outFireNum > PopCount(io.in.map(_.valid).take(i)), false.B, true.B), true.B)
196c3f16425Sxiaofeibao-xjtu  }
197c3f16425Sxiaofeibao-xjtu  val validWaitForward = io.in.map(_.bits.waitForward).zip(outValidMask).map(x => x._1 && x._2)
198c3f16425Sxiaofeibao-xjtu  val isWaitForward = VecInit((0 until RenameWidth).map(i => validWaitForward.take(i).fold(false.B)(_ || _)))
1999faa51afSxiaofeibao-xjtu  val pdestReg = Reg(Vec(RenameWidth, chiselTypeOf(uops.head.pdest)))
2008b8e745dSYikeZhou  // uop calculation
201b034d3b9SLinJiawei  for (i <- 0 until RenameWidth) {
2023b739f49SXuan Hu    for ((name, data) <- uops(i).elements) {
2033b739f49SXuan Hu      if (io.in(i).bits.elements.contains(name)) {
2043b739f49SXuan Hu        data := io.in(i).bits.elements(name)
2053b739f49SXuan Hu      }
2063b739f49SXuan Hu    }
207b034d3b9SLinJiawei
208980c1bc3SWilliam Wang    // update cf according to ssit result
2093b739f49SXuan Hu    uops(i).storeSetHit := io.ssit(i).valid
2103b739f49SXuan Hu    uops(i).loadWaitStrict := io.ssit(i).strict && io.ssit(i).valid
2113b739f49SXuan Hu    uops(i).ssid := io.ssit(i).ssid
212980c1bc3SWilliam Wang
213980c1bc3SWilliam Wang    // update cf according to waittable result
2143b739f49SXuan Hu    uops(i).loadWaitBit := io.waittable(i)
215980c1bc3SWilliam Wang
2163b739f49SXuan Hu    uops(i).replayInst := false.B // set by IQ or MemQ
217deb6421eSHaojin Tang    // alloc a new phy reg, fp and vec share the `fpFreeList`
218c3f16425Sxiaofeibao-xjtu    needVecDest   (i) := io.in(i).valid && io.out(i).fire && needDestReg(Reg_V,io.in(i).bits) && outValidMask(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
219c3f16425Sxiaofeibao-xjtu    needFpDest    (i) := io.in(i).valid && io.out(i).fire && needDestReg(Reg_F,io.in(i).bits) && outValidMask(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
220c3f16425Sxiaofeibao-xjtu    needIntDest   (i) := io.in(i).valid && io.out(i).fire && needDestReg(Reg_I,io.in(i).bits) && outValidMask(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
221ccfddc82SHaojin Tang    if (i < CommitWidth) {
2223b739f49SXuan Hu      walkNeedIntDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_I, io.robCommits.info(i))
2233b739f49SXuan Hu      walkNeedFpDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_F, io.robCommits.info(i))
2243b739f49SXuan Hu      walkNeedVecDest(i) := io.robCommits.walkValid(i) && needDestRegWalk(Reg_V, io.robCommits.info(i))
225ccfddc82SHaojin Tang      walkIsMove(i) := io.robCommits.info(i).isMove
226ccfddc82SHaojin Tang    }
227c61abc0cSXuan Hu    fpFreeList.io.allocateReq(i) := needFpDest(i) || needVecDest(i)
228c61abc0cSXuan Hu    fpFreeList.io.walkReq(i) := walkNeedFpDest(i) || walkNeedVecDest(i)
229dcf3a679STang Haojin    intFreeList.io.allocateReq(i) := needIntDest(i) && !isMove(i)
230dcf3a679STang Haojin    intFreeList.io.walkReq(i) := walkNeedIntDest(i) && !walkIsMove(i)
2312438f9ebSYinan Xu
2328b8e745dSYikeZhou    // no valid instruction from decode stage || all resources (dispatch1 + both free lists) ready
233c3f16425Sxiaofeibao-xjtu    io.in(i).ready := !hasValid || (canOut && allOut)
23458e06390SLinJiawei
23589cc69c1STang Haojin    uops(i).robIdx := robIdxHead + PopCount(io.in.zip(needRobFlags).take(i).map{ case(in, needRobFlag) => in.valid && in.bits.lastUop && needRobFlag})
23689cc69c1STang Haojin    uops(i).instrSize := instrSizesVec(i)
23789cc69c1STang Haojin    when(isMove(i)) {
23889cc69c1STang Haojin      uops(i).numUops := 0.U
2393235a9d8SZiyue-Zhang      uops(i).numWB := 0.U
24089cc69c1STang Haojin    }
24189cc69c1STang Haojin    if (i > 0) {
24289cc69c1STang Haojin      when(!needRobFlags(i - 1)) {
24389cc69c1STang Haojin        uops(i).firstUop := false.B
24489cc69c1STang Haojin        uops(i).ftqPtr := uops(i - 1).ftqPtr
24589cc69c1STang Haojin        uops(i).ftqOffset := uops(i - 1).ftqOffset
24689cc69c1STang Haojin        uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2473235a9d8SZiyue-Zhang        uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
24889cc69c1STang Haojin      }
24989cc69c1STang Haojin    }
25089cc69c1STang Haojin    when(!needRobFlags(i)) {
25189cc69c1STang Haojin      uops(i).lastUop := false.B
25289cc69c1STang Haojin      uops(i).numUops := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
2533235a9d8SZiyue-Zhang      uops(i).numWB := instrSizesVec(i) - PopCount(compressMasksVec(i) & Cat(isMove.reverse))
25489cc69c1STang Haojin    }
255f1ba628bSHaojin Tang    uops(i).wfflags := (compressMasksVec(i) & Cat(io.in.map(_.bits.wfflags).reverse)).orR
256f1ba628bSHaojin Tang    uops(i).dirtyFs := (compressMasksVec(i) & Cat(io.in.map(_.bits.fpWen).reverse)).orR
257588ceab5SYinan Xu
2583b739f49SXuan Hu    uops(i).psrc(0) := Mux1H(uops(i).srcType(0), Seq(io.intReadPorts(i)(0), io.fpReadPorts(i)(0), io.vecReadPorts(i)(0)))
2593b739f49SXuan Hu    uops(i).psrc(1) := Mux1H(uops(i).srcType(1), Seq(io.intReadPorts(i)(1), io.fpReadPorts(i)(1), io.vecReadPorts(i)(1)))
2603b739f49SXuan Hu    uops(i).psrc(2) := Mux1H(uops(i).srcType(2)(2, 1), Seq(io.fpReadPorts(i)(2), io.vecReadPorts(i)(2)))
2613b739f49SXuan Hu    uops(i).psrc(3) := io.vecReadPorts(i)(3)
2623b739f49SXuan Hu    uops(i).psrc(4) := io.vecReadPorts(i)(4) // Todo: vl read port
263f5710817SXuan Hu
264a0db5a4bSYinan Xu    // int psrc2 should be bypassed from next instruction if it is fused
265a0db5a4bSYinan Xu    if (i < RenameWidth - 1) {
266a0db5a4bSYinan Xu      when (io.fusionInfo(i).rs2FromRs2 || io.fusionInfo(i).rs2FromRs1) {
267a0db5a4bSYinan Xu        uops(i).psrc(1) := Mux(io.fusionInfo(i).rs2FromRs2, io.intReadPorts(i + 1)(1), io.intReadPorts(i + 1)(0))
268a0db5a4bSYinan Xu      }.elsewhen(io.fusionInfo(i).rs2FromZero) {
269a0db5a4bSYinan Xu        uops(i).psrc(1) := 0.U
270a0db5a4bSYinan Xu      }
271a0db5a4bSYinan Xu    }
27270224bf6SYinan Xu    uops(i).eliminatedMove := isMove(i)
2738b8e745dSYikeZhou
2748b8e745dSYikeZhou    // update pdest
2759faa51afSxiaofeibao-xjtu    val pdestWire = MuxCase(0.U, Seq(
276c3f16425Sxiaofeibao-xjtu      (needIntDest(i) && !isMove(i)) -> intFreeList.io.allocatePhyReg(i),
2773b739f49SXuan Hu      (needFpDest(i) || needVecDest(i)) -> fpFreeList.io.allocatePhyReg(i),
2783b739f49SXuan Hu    ))
2799faa51afSxiaofeibao-xjtu    pdestReg(i) := Mux(io.out(i).fire, pdestWire, pdestReg(i))
2809faa51afSxiaofeibao-xjtu    uops(i).pdest := Mux(io.out(i).fire, pdestWire, pdestReg(i))
2818b8e745dSYikeZhou
282ebb8ebf8SYinan Xu    // Assign performance counters
283ebb8ebf8SYinan Xu    uops(i).debugInfo.renameTime := GTimer()
284ebb8ebf8SYinan Xu
285c3f16425Sxiaofeibao-xjtu    dontTouch(isWaitForward)
286c3f16425Sxiaofeibao-xjtu    io.out(i).valid := !isWaitForward(i) && (!io.in(i).bits.waitForward || (io.in(i).bits.waitForward && io.robIsEmpty) ) && outValidMask(i) && io.in(i).valid && io.out(i).ready && intFreeList.io.canAllocate && fpFreeList.io.canAllocate && !io.robCommits.isWalk
287ebb8ebf8SYinan Xu    io.out(i).bits := uops(i)
2883b739f49SXuan Hu    // Todo: move these shit in decode stage
289f025d715SYinan Xu    // dirty code for fence. The lsrc is passed by imm.
2903b739f49SXuan Hu    when (io.out(i).bits.fuType === FuType.fence.U) {
2913b739f49SXuan Hu      io.out(i).bits.imm := Cat(io.in(i).bits.lsrc(1), io.in(i).bits.lsrc(0))
292a020ce37SYinan Xu    }
293d91483a6Sfdy
294f025d715SYinan Xu    // dirty code for SoftPrefetch (prefetch.r/prefetch.w)
295621007d9SXuan Hu//    when (io.in(i).bits.isSoftPrefetch) {
296621007d9SXuan Hu//      io.out(i).bits.fuType := FuType.ldu.U
297621007d9SXuan Hu//      io.out(i).bits.fuOpType := Mux(io.in(i).bits.lsrc(1) === 1.U, LSUOpType.prefetch_r, LSUOpType.prefetch_w)
298621007d9SXuan Hu//      io.out(i).bits.selImm := SelImm.IMM_S
299621007d9SXuan Hu//      io.out(i).bits.imm := Cat(io.in(i).bits.imm(io.in(i).bits.imm.getWidth - 1, 5), 0.U(5.W))
300621007d9SXuan Hu//    }
301ebb8ebf8SYinan Xu
302765e58c6Ssinsanction    // dirty code for lui+addi(w) fusion
303765e58c6Ssinsanction    if (i < RenameWidth - 1) {
304765e58c6Ssinsanction      val fused_lui32 = io.in(i).bits.selImm === SelImm.IMM_LUI32 && io.in(i).bits.fuType === FuType.alu.U
305765e58c6Ssinsanction      when (fused_lui32) {
306765e58c6Ssinsanction        val lui_imm = io.in(i).bits.imm(19, 0)
307765e58c6Ssinsanction        val add_imm = io.in(i + 1).bits.imm(11, 0)
308765e58c6Ssinsanction        io.out(i).bits.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, add_imm)
309765e58c6Ssinsanction        val lsrcWidth = uops(i).lsrc.head.getWidth
310765e58c6Ssinsanction        val lui_imm_in_imm = ImmUnion.maxLen - Imm_I().len
311765e58c6Ssinsanction        val left_lui_imm = Imm_U().len - lui_imm_in_imm
312765e58c6Ssinsanction        require(2 * lsrcWidth >= left_lui_imm, "cannot fused lui and addi(w) with lsrc")
313765e58c6Ssinsanction        io.out(i).bits.lsrc(0) := lui_imm(lui_imm_in_imm + lsrcWidth - 1, lui_imm_in_imm)
314765e58c6Ssinsanction        io.out(i).bits.lsrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + lsrcWidth)
315765e58c6Ssinsanction      }
316765e58c6Ssinsanction    }
317765e58c6Ssinsanction
3188b8e745dSYikeZhou    // write speculative rename table
31939d3280eSYikeZhou    // we update rat later inside commit code
32070224bf6SYinan Xu    intSpecWen(i) := needIntDest(i) && intFreeList.io.canAllocate && intFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
32170224bf6SYinan Xu    fpSpecWen(i) := needFpDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
322deb6421eSHaojin Tang    vecSpecWen(i) := needVecDest(i) && fpFreeList.io.canAllocate && fpFreeList.io.doAllocate && !io.robCommits.isWalk && !io.redirect.valid
3232ce8d602SZiyue Zhang    io.toDispatchIsFp := fpSpecWen.zip(vecSpecWen).map{ case(fp, vec) => fp || vec }
324c3f16425Sxiaofeibao-xjtu    io.toDispatchIsInt := intSpecWen
32570224bf6SYinan Xu
326ccfddc82SHaojin Tang    if (i < CommitWidth) {
327ccfddc82SHaojin Tang      walkIntSpecWen(i) := walkNeedIntDest(i) && !io.redirect.valid
328ccfddc82SHaojin Tang      walkPdest(i) := io.robCommits.info(i).pdest
329ccfddc82SHaojin Tang    } else {
330ccfddc82SHaojin Tang      walkPdest(i) := io.out(i).bits.pdest
331ccfddc82SHaojin Tang    }
332b034d3b9SLinJiawei  }
333b034d3b9SLinJiawei
33470224bf6SYinan Xu  /**
33570224bf6SYinan Xu    * How to set psrc:
33670224bf6SYinan Xu    * - bypass the pdest to psrc if previous instructions write to the same ldest as lsrc
33770224bf6SYinan Xu    * - default: psrc from RAT
33870224bf6SYinan Xu    * How to set pdest:
33970224bf6SYinan Xu    * - Mux(isMove, psrc, pdest_from_freelist).
34070224bf6SYinan Xu    *
34170224bf6SYinan Xu    * The critical path of rename lies here:
34270224bf6SYinan Xu    * When move elimination is enabled, we need to update the rat with psrc.
34370224bf6SYinan Xu    * However, psrc maybe comes from previous instructions' pdest, which comes from freelist.
34470224bf6SYinan Xu    *
34570224bf6SYinan Xu    * If we expand these logic for pdest(N):
34670224bf6SYinan Xu    * pdest(N) = Mux(isMove(N), psrc(N), freelist_out(N))
34770224bf6SYinan Xu    *          = Mux(isMove(N), Mux(bypass(N, N - 1), pdest(N - 1),
34870224bf6SYinan Xu    *                           Mux(bypass(N, N - 2), pdest(N - 2),
34970224bf6SYinan Xu    *                           ...
35070224bf6SYinan Xu    *                           Mux(bypass(N, 0),     pdest(0),
35170224bf6SYinan Xu    *                                                 rat_out(N))...)),
35270224bf6SYinan Xu    *                           freelist_out(N))
35370224bf6SYinan Xu    */
35470224bf6SYinan Xu  // a simple functional model for now
35570224bf6SYinan Xu  io.out(0).bits.pdest := Mux(isMove(0), uops(0).psrc.head, uops(0).pdest)
3563b739f49SXuan Hu
3573b739f49SXuan Hu  // psrc(n) + pdest(1)
35898639abbSXuan Hu  val bypassCond: Vec[MixedVec[UInt]] = Wire(Vec(numRegSrc + 1, MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))))
35998639abbSXuan Hu  require(io.in(0).bits.srcType.size == io.in(0).bits.numSrc)
36098639abbSXuan Hu  private val pdestLoc = io.in.head.bits.srcType.size // 2 vector src: v0, vl&vtype
3613b739f49SXuan Hu  println(s"[Rename] idx of pdest in bypassCond $pdestLoc")
36299b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
36398639abbSXuan Hu    val vecCond = io.in(i).bits.srcType.map(_ === SrcType.vp) :+ needVecDest(i)
36498639abbSXuan Hu    val fpCond  = io.in(i).bits.srcType.map(_ === SrcType.fp) :+ needFpDest(i)
36598639abbSXuan Hu    val intCond = io.in(i).bits.srcType.map(_ === SrcType.xp) :+ needIntDest(i)
36698639abbSXuan Hu    val target = io.in(i).bits.lsrc :+ io.in(i).bits.ldest
367deb6421eSHaojin Tang    for (((((cond1, cond2), cond3), t), j) <- vecCond.zip(fpCond).zip(intCond).zip(target).zipWithIndex) {
36870224bf6SYinan Xu      val destToSrc = io.in.take(i).zipWithIndex.map { case (in, j) =>
3693b739f49SXuan Hu        val indexMatch = in.bits.ldest === t
370deb6421eSHaojin Tang        val writeMatch =  cond3 && needIntDest(j) || cond2 && needFpDest(j) || cond1 && needVecDest(j)
37170224bf6SYinan Xu        indexMatch && writeMatch
37270224bf6SYinan Xu      }
37370224bf6SYinan Xu      bypassCond(j)(i - 1) := VecInit(destToSrc).asUInt
37470224bf6SYinan Xu    }
37570224bf6SYinan Xu    io.out(i).bits.psrc(0) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(0)(i-1).asBools).foldLeft(uops(i).psrc(0)) {
37670224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
37770224bf6SYinan Xu    }
37870224bf6SYinan Xu    io.out(i).bits.psrc(1) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(1)(i-1).asBools).foldLeft(uops(i).psrc(1)) {
37970224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
38070224bf6SYinan Xu    }
38170224bf6SYinan Xu    io.out(i).bits.psrc(2) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(2)(i-1).asBools).foldLeft(uops(i).psrc(2)) {
38270224bf6SYinan Xu      (z, next) => Mux(next._2, next._1, z)
38370224bf6SYinan Xu    }
384a7a8a6ccSHaojin Tang    io.out(i).bits.psrc(3) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(3)(i-1).asBools).foldLeft(uops(i).psrc(3)) {
385a7a8a6ccSHaojin Tang      (z, next) => Mux(next._2, next._1, z)
386a7a8a6ccSHaojin Tang    }
387996aacc9SXuan Hu    io.out(i).bits.psrc(4) := io.out.take(i).map(_.bits.pdest).zip(bypassCond(4)(i-1).asBools).foldLeft(uops(i).psrc(4)) {
3883b739f49SXuan Hu      (z, next) => Mux(next._2, next._1, z)
3893b739f49SXuan Hu    }
39070224bf6SYinan Xu    io.out(i).bits.pdest := Mux(isMove(i), io.out(i).bits.psrc(0), uops(i).pdest)
391fd7603d9SYinan Xu
3923b739f49SXuan Hu    // Todo: better implementation for fields reuse
393fd7603d9SYinan Xu    // For fused-lui-load, load.src(0) is replaced by the imm.
3943b739f49SXuan Hu    val last_is_lui = io.in(i - 1).bits.selImm === SelImm.IMM_U && io.in(i - 1).bits.srcType(0) =/= SrcType.pc
3953b739f49SXuan Hu    val this_is_load = io.in(i).bits.fuType === FuType.ldu.U
3963b739f49SXuan Hu    val lui_to_load = io.in(i - 1).valid && io.in(i - 1).bits.ldest === io.in(i).bits.lsrc(0)
397f4dcd9fcSsinsanction    val fused_lui_load = last_is_lui && this_is_load && lui_to_load
398fd7603d9SYinan Xu    when (fused_lui_load) {
399fd7603d9SYinan Xu      // The first LOAD operand (base address) is replaced by LUI-imm and stored in {psrc, imm}
4003b739f49SXuan Hu      val lui_imm = io.in(i - 1).bits.imm(19, 0)
4013b739f49SXuan Hu      val ld_imm = io.in(i).bits.imm
4023b739f49SXuan Hu      io.out(i).bits.srcType(0) := SrcType.imm
4033b739f49SXuan Hu      io.out(i).bits.imm := Imm_LUI_LOAD().immFromLuiLoad(lui_imm, ld_imm)
404fd7603d9SYinan Xu      val psrcWidth = uops(i).psrc.head.getWidth
4053b739f49SXuan Hu      val lui_imm_in_imm = 20/*Todo: uops(i).imm.getWidth*/ - Imm_I().len
406fd7603d9SYinan Xu      val left_lui_imm = Imm_U().len - lui_imm_in_imm
407fd7603d9SYinan Xu      require(2 * psrcWidth >= left_lui_imm, "cannot fused lui and load with psrc")
408fd7603d9SYinan Xu      io.out(i).bits.psrc(0) := lui_imm(lui_imm_in_imm + psrcWidth - 1, lui_imm_in_imm)
409fd7603d9SYinan Xu      io.out(i).bits.psrc(1) := lui_imm(lui_imm.getWidth - 1, lui_imm_in_imm + psrcWidth)
410fd7603d9SYinan Xu    }
411fd7603d9SYinan Xu
412b034d3b9SLinJiawei  }
41300ad41d0SYinan Xu
414c4b56310SHaojin Tang  val genSnapshot = Cat(io.out.map(out => out.fire && out.bits.snapshot)).orR
415fa7f2c26STang Haojin  val snapshotCtr = RegInit((4 * CommitWidth).U)
416c4b56310SHaojin Tang  val notInSameSnpt = RegNext(distanceBetween(robIdxHeadNext, io.snptLastEnq.bits) >= CommitWidth.U || !io.snptLastEnq.valid)
4177d086385SXuan Hu  val allowSnpt = if (EnableRenameSnapshot) !hasInstr && !snapshotCtr.orR && notInSameSnpt && io.in.head.bits.firstUop else false.B
418c4b56310SHaojin Tang  io.out.zip(io.in).foreach{ case (out, in) => out.bits.snapshot := allowSnpt && (!in.bits.preDecodeInfo.notCFI || FuType.isJump(in.bits.fuType)) && in.fire }
419c4b56310SHaojin Tang  when(genSnapshot) {
420fa7f2c26STang Haojin    snapshotCtr := (4 * CommitWidth).U - PopCount(io.out.map(_.fire))
421fa7f2c26STang Haojin  }.elsewhen(io.out.head.fire) {
422fa7f2c26STang Haojin    snapshotCtr := Mux(snapshotCtr < PopCount(io.out.map(_.fire)), 0.U, snapshotCtr - PopCount(io.out.map(_.fire)))
423fa7f2c26STang Haojin  }
424fa7f2c26STang Haojin
425fa7f2c26STang Haojin  intFreeList.io.snpt := io.snpt
426fa7f2c26STang Haojin  fpFreeList.io.snpt := io.snpt
427c4b56310SHaojin Tang  intFreeList.io.snpt.snptEnq := genSnapshot
428c4b56310SHaojin Tang  fpFreeList.io.snpt.snptEnq := genSnapshot
429fa7f2c26STang Haojin
43000ad41d0SYinan Xu  /**
43100ad41d0SYinan Xu    * Instructions commit: update freelist and rename table
43200ad41d0SYinan Xu    */
43300ad41d0SYinan Xu  for (i <- 0 until CommitWidth) {
4346474c47fSYinan Xu    val commitValid = io.robCommits.isCommit && io.robCommits.commitValid(i)
4356474c47fSYinan Xu    val walkValid = io.robCommits.isWalk && io.robCommits.walkValid(i)
43600ad41d0SYinan Xu
437deb6421eSHaojin Tang    // I. RAT Update
4387fa2c198SYinan Xu    // When redirect happens (mis-prediction), don't update the rename table
439deb6421eSHaojin Tang    io.intRenamePorts(i).wen  := intSpecWen(i)
4403b739f49SXuan Hu    io.intRenamePorts(i).addr := uops(i).ldest
441deb6421eSHaojin Tang    io.intRenamePorts(i).data := io.out(i).bits.pdest
4428b8e745dSYikeZhou
443deb6421eSHaojin Tang    io.fpRenamePorts(i).wen  := fpSpecWen(i)
4443b739f49SXuan Hu    io.fpRenamePorts(i).addr := uops(i).ldest
445deb6421eSHaojin Tang    io.fpRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
446deb6421eSHaojin Tang
447deb6421eSHaojin Tang    io.vecRenamePorts(i).wen := vecSpecWen(i)
4483b739f49SXuan Hu    io.vecRenamePorts(i).addr := uops(i).ldest
449deb6421eSHaojin Tang    io.vecRenamePorts(i).data := fpFreeList.io.allocatePhyReg(i)
450deb6421eSHaojin Tang
451deb6421eSHaojin Tang    // II. Free List Update
452dcf3a679STang Haojin    intFreeList.io.freeReq(i) := io.int_need_free(i)
453dcf3a679STang Haojin    intFreeList.io.freePhyReg(i) := RegNext(io.int_old_pdest(i))
454c61abc0cSXuan Hu    fpFreeList.io.freeReq(i)  := RegNext(commitValid && (needDestRegCommit(Reg_F, io.robCommits.info(i)) || needDestRegCommit(Reg_V, io.robCommits.info(i))))
4553cf50307SZiyue Zhang    fpFreeList.io.freePhyReg(i) := Mux(RegNext(needDestRegCommit(Reg_F, io.robCommits.info(i))), io.fp_old_pdest(i), io.vec_old_pdest(i))
4568b8e745dSYikeZhou  }
4578b8e745dSYikeZhou
4588b8e745dSYikeZhou  /*
45970224bf6SYinan Xu  Debug and performance counters
4608b8e745dSYikeZhou   */
4613b739f49SXuan Hu  def printRenameInfo(in: DecoupledIO[DecodedInst], out: DecoupledIO[DynInst]) = {
4623b739f49SXuan Hu    XSInfo(out.fire, p"pc:${Hexadecimal(in.bits.pc)} in(${in.valid},${in.ready}) " +
4633b739f49SXuan Hu      p"lsrc(0):${in.bits.lsrc(0)} -> psrc(0):${out.bits.psrc(0)} " +
4643b739f49SXuan Hu      p"lsrc(1):${in.bits.lsrc(1)} -> psrc(1):${out.bits.psrc(1)} " +
4653b739f49SXuan Hu      p"lsrc(2):${in.bits.lsrc(2)} -> psrc(2):${out.bits.psrc(2)} " +
466c61abc0cSXuan Hu      p"ldest:${in.bits.ldest} -> pdest:${out.bits.pdest}\n"
4678b8e745dSYikeZhou    )
4688b8e745dSYikeZhou  }
4698b8e745dSYikeZhou
4708b8e745dSYikeZhou  for ((x,y) <- io.in.zip(io.out)) {
4718b8e745dSYikeZhou    printRenameInfo(x, y)
4728b8e745dSYikeZhou  }
4738b8e745dSYikeZhou
474d2b20d1aSTang Haojin  val debugRedirect = RegEnable(io.redirect.bits, io.redirect.valid)
475d2b20d1aSTang Haojin  // bad speculation
476d2b20d1aSTang Haojin  val recStall = io.redirect.valid || io.robCommits.isWalk
477d2b20d1aSTang Haojin  val ctrlRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsCtrl, io.robCommits.isWalk && debugRedirect.debugIsCtrl)
478d2b20d1aSTang Haojin  val mvioRecStall = Mux(io.redirect.valid, io.redirect.bits.debugIsMemVio, io.robCommits.isWalk && debugRedirect.debugIsMemVio)
479d2b20d1aSTang Haojin  val otherRecStall = recStall && !(ctrlRecStall || mvioRecStall)
480d2b20d1aSTang Haojin  XSPerfAccumulate("recovery_stall", recStall)
481d2b20d1aSTang Haojin  XSPerfAccumulate("control_recovery_stall", ctrlRecStall)
482d2b20d1aSTang Haojin  XSPerfAccumulate("mem_violation_recovery_stall", mvioRecStall)
483d2b20d1aSTang Haojin  XSPerfAccumulate("other_recovery_stall", otherRecStall)
484d2b20d1aSTang Haojin  // freelist stall
485d2b20d1aSTang Haojin  val notRecStall = !io.out.head.valid && !recStall
486a63155a6SXuan Hu  val intFlStall = notRecStall && inHeadValid && !intFreeList.io.canAllocate
487a63155a6SXuan Hu  val fpFlStall = notRecStall && inHeadValid && intFreeList.io.canAllocate && !fpFreeList.io.canAllocate
488d2b20d1aSTang Haojin  // other stall
489d2b20d1aSTang Haojin  val otherStall = notRecStall && !intFlStall && !fpFlStall
490d2b20d1aSTang Haojin
491d2b20d1aSTang Haojin  io.stallReason.in.backReason.valid := io.stallReason.out.backReason.valid || !io.in.head.ready
492d2b20d1aSTang Haojin  io.stallReason.in.backReason.bits := Mux(io.stallReason.out.backReason.valid, io.stallReason.out.backReason.bits,
493d2b20d1aSTang Haojin    MuxCase(TopDownCounters.OtherCoreStall.id.U, Seq(
494d2b20d1aSTang Haojin      ctrlRecStall  -> TopDownCounters.ControlRecoveryStall.id.U,
495d2b20d1aSTang Haojin      mvioRecStall  -> TopDownCounters.MemVioRecoveryStall.id.U,
496d2b20d1aSTang Haojin      otherRecStall -> TopDownCounters.OtherRecoveryStall.id.U,
497d2b20d1aSTang Haojin      intFlStall    -> TopDownCounters.IntFlStall.id.U,
498d2b20d1aSTang Haojin      fpFlStall     -> TopDownCounters.FpFlStall.id.U
499d2b20d1aSTang Haojin    )
500d2b20d1aSTang Haojin  ))
501d2b20d1aSTang Haojin  io.stallReason.out.reason.zip(io.stallReason.in.reason).zip(io.in.map(_.valid)).foreach { case ((out, in), valid) =>
5020adf86dcSHaojin Tang    out := Mux(io.stallReason.in.backReason.valid, io.stallReason.in.backReason.bits, in)
503d2b20d1aSTang Haojin  }
504d2b20d1aSTang Haojin
5059aca92b9SYinan Xu  XSDebug(io.robCommits.isWalk, p"Walk Recovery Enabled\n")
5066474c47fSYinan Xu  XSDebug(io.robCommits.isWalk, p"validVec:${Binary(io.robCommits.walkValid.asUInt)}\n")
5078b8e745dSYikeZhou  for (i <- 0 until CommitWidth) {
5089aca92b9SYinan Xu    val info = io.robCommits.info(i)
5096474c47fSYinan Xu    XSDebug(io.robCommits.isWalk && io.robCommits.walkValid(i), p"[#$i walk info] pc:${Hexadecimal(info.pc)} " +
510c61abc0cSXuan Hu      p"ldest:${info.ldest} rfWen:${info.rfWen} fpWen:${info.fpWen} vecWen:${info.vecWen}")
5118b8e745dSYikeZhou  }
5128b8e745dSYikeZhou
5138b8e745dSYikeZhou  XSDebug(p"inValidVec: ${Binary(Cat(io.in.map(_.valid)))}\n")
5148b8e745dSYikeZhou
515a63155a6SXuan Hu  XSPerfAccumulate("in_valid_count", PopCount(io.in.map(_.valid)))
516a63155a6SXuan Hu  XSPerfAccumulate("in_fire_count", PopCount(io.in.map(_.fire)))
517a63155a6SXuan Hu  XSPerfAccumulate("in_valid_not_ready_count", PopCount(io.in.map(x => x.valid && !x.ready)))
518a63155a6SXuan Hu  XSPerfAccumulate("wait_cycle", !io.in.head.valid && io.out.head.ready)
5195eb4af5bSYikeZhou
520a63155a6SXuan Hu  // These stall reasons could overlap each other, but we configure the priority as fellows.
521a63155a6SXuan Hu  // walk stall > dispatch stall > int freelist stall > fp freelist stall
522a63155a6SXuan Hu  private val inHeadStall = io.in.head match { case x => x.valid && !x.ready }
523a63155a6SXuan Hu  private val stallForWalk      = inHeadValid &&  io.robCommits.isWalk
524a63155a6SXuan Hu  private val stallForDispatch  = inHeadValid && !io.robCommits.isWalk && !io.out(0).ready
525a63155a6SXuan Hu  private val stallForIntFL     = inHeadValid && !io.robCommits.isWalk &&  io.out(0).ready && !intFreeList.io.canAllocate
526a63155a6SXuan Hu  private val stallForFpFL      = inHeadValid && !io.robCommits.isWalk &&  io.out(0).ready &&  intFreeList.io.canAllocate && !fpFreeList.io.canAllocate
527a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle",          inHeadStall)
528a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_walk",     stallForWalk)
529a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_dispatch", stallForDispatch)
530a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_int",      stallForIntFL)
531a63155a6SXuan Hu  XSPerfAccumulate("stall_cycle_fp",       stallForFpFL)
532a63155a6SXuan Hu
533a63155a6SXuan Hu  XSPerfHistogram("in_valid_range",  PopCount(io.in.map(_.valid)),  true.B, 0, DecodeWidth + 1, 1)
534a63155a6SXuan Hu  XSPerfHistogram("in_fire_range",   PopCount(io.in.map(_.fire)),   true.B, 0, DecodeWidth + 1, 1)
535a63155a6SXuan Hu  XSPerfHistogram("out_valid_range", PopCount(io.out.map(_.valid)), true.B, 0, DecodeWidth + 1, 1)
536a63155a6SXuan Hu  XSPerfHistogram("out_fire_range",  PopCount(io.out.map(_.fire)),  true.B, 0, DecodeWidth + 1, 1)
537d8aa3d57SbugGenerator
5383b739f49SXuan Hu  XSPerfAccumulate("move_instr_count", PopCount(io.out.map(out => out.fire && out.bits.isMove)))
5393b739f49SXuan Hu  val is_fused_lui_load = io.out.map(o => o.fire && o.bits.fuType === FuType.ldu.U && o.bits.srcType(0) === SrcType.imm)
540fd7603d9SYinan Xu  XSPerfAccumulate("fused_lui_load_instr_count", PopCount(is_fused_lui_load))
541cd365d4cSrvcoresjw
5421ca0e4f3SYinan Xu  val renamePerf = Seq(
543cd365d4cSrvcoresjw    ("rename_in                  ", PopCount(io.in.map(_.valid & io.in(0).ready ))                                                               ),
544cd365d4cSrvcoresjw    ("rename_waitinstr           ", PopCount((0 until RenameWidth).map(i => io.in(i).valid && !io.in(i).ready))                                  ),
545a63155a6SXuan Hu    ("rename_stall               ", inHeadStall),
546a63155a6SXuan Hu    ("rename_stall_cycle_walk    ", inHeadValid &&  io.robCommits.isWalk),
547a63155a6SXuan Hu    ("rename_stall_cycle_dispatch", inHeadValid && !io.robCommits.isWalk && !io.out(0).ready),
548a63155a6SXuan Hu    ("rename_stall_cycle_int     ", inHeadValid && !io.robCommits.isWalk &&  io.out(0).ready && !intFreeList.io.canAllocate),
549a63155a6SXuan Hu    ("rename_stall_cycle_fp      ", inHeadValid && !io.robCommits.isWalk &&  io.out(0).ready && intFreeList.io.canAllocate && !fpFreeList.io.canAllocate),
550cd365d4cSrvcoresjw  )
5511ca0e4f3SYinan Xu  val intFlPerf = intFreeList.getPerfEvents
5521ca0e4f3SYinan Xu  val fpFlPerf = fpFreeList.getPerfEvents
5531ca0e4f3SYinan Xu  val perfEvents = renamePerf ++ intFlPerf ++ fpFlPerf
5541ca0e4f3SYinan Xu  generatePerfEvent()
5555eb4af5bSYikeZhou}
556