15844fcf0SLinJiaweipackage xiangshan.backend.rename 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 6c926d4c4SLinJiaweiimport utils.XSInfo 75844fcf0SLinJiawei 899b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle { 999b8dc2cSYinan Xu val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1099b8dc2cSYinan Xu val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1199b8dc2cSYinan Xu val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1299b8dc2cSYinan Xu val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W))) 1399b8dc2cSYinan Xu} 1499b8dc2cSYinan Xu 15b034d3b9SLinJiaweiclass Rename extends XSModule { 165844fcf0SLinJiawei val io = IO(new Bundle() { 175844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 1821e7a6c5SYinan Xu val roqCommits = Flipped(new RoqCommitIO) 1957c4f8d6SLinJiawei // from decode buffer 209a2e6b8aSLinJiawei val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl))) 2157c4f8d6SLinJiawei // to dispatch1 229a2e6b8aSLinJiawei val out = Vec(RenameWidth, DecoupledIO(new MicroOp)) 2399b8dc2cSYinan Xu val renameBypass = Output(new RenameBypassInfo) 245844fcf0SLinJiawei }) 25b034d3b9SLinJiawei 262e9d39e0SLinJiawei def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = { 272e9d39e0SLinJiawei XSInfo( 28567096a6Slinjiawei in.valid && in.ready, 2958e06390SLinJiawei p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " + 302e9d39e0SLinJiawei p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " + 312e9d39e0SLinJiawei p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " + 322e9d39e0SLinJiawei p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " + 332e9d39e0SLinJiawei p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " + 34c7054babSLinJiawei p"old_pdest:${out.bits.old_pdest} " + 3558e06390SLinJiawei p"out v:${out.valid} r:${out.ready}\n" 362e9d39e0SLinJiawei ) 372e9d39e0SLinJiawei } 382e9d39e0SLinJiawei 392e9d39e0SLinJiawei for((x,y) <- io.in.zip(io.out)){ 402e9d39e0SLinJiawei printRenameInfo(x, y) 412e9d39e0SLinJiawei } 422e9d39e0SLinJiawei 43*00ad41d0SYinan Xu val intFreeList, fpFreeList = Module(new FreeList).io 44b034d3b9SLinJiawei val intRat = Module(new RenameTable(float = false)).io 45*00ad41d0SYinan Xu val fpRat = Module(new RenameTable(float = true)).io 46*00ad41d0SYinan Xu val allPhyResource = Seq((intRat, intFreeList, false), (fpRat, fpFreeList, true)) 47b034d3b9SLinJiawei 48*00ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 49*00ad41d0SYinan Xu rat.redirect := io.redirect 50*00ad41d0SYinan Xu rat.walkWen := io.roqCommits.isWalk 51*00ad41d0SYinan Xu freelist.redirect := io.redirect 52*00ad41d0SYinan Xu freelist.walk.valid := io.roqCommits.isWalk 53*00ad41d0SYinan Xu } 54b034d3b9SLinJiawei 55b034d3b9SLinJiawei def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = { 56b034d3b9SLinJiawei {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)} 57b034d3b9SLinJiawei } 58fe6452fcSYinan Xu def needDestRegCommit[T <: RoqCommitInfo](fp: Boolean, x: T): Bool = { 59fe6452fcSYinan Xu {if(fp) x.fpWen else x.rfWen && (x.ldest =/= 0.U)} 60fe6452fcSYinan Xu } 61*00ad41d0SYinan Xu fpFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(true, i)}) 62*00ad41d0SYinan Xu intFreeList.walk.bits := PopCount(io.roqCommits.valid.zip(io.roqCommits.info).map{case (v, i) => v && needDestRegCommit(false, i)}) 63c0bcc0d1SYinan Xu // walk has higher priority than allocation and thus we don't use isWalk here 642438f9ebSYinan Xu fpFreeList.req.doAlloc := intFreeList.req.canAlloc && io.out(0).ready 652438f9ebSYinan Xu intFreeList.req.doAlloc := fpFreeList.req.canAlloc && io.out(0).ready 66b034d3b9SLinJiawei 67*00ad41d0SYinan Xu /** 68*00ad41d0SYinan Xu * Rename: allocate free physical register and update rename table 69*00ad41d0SYinan Xu */ 70b034d3b9SLinJiawei val uops = Wire(Vec(RenameWidth, new MicroOp)) 71b034d3b9SLinJiawei 72b034d3b9SLinJiawei uops.foreach( uop => { 730e9eef65SYinan Xu// uop.brMask := DontCare 740e9eef65SYinan Xu// uop.brTag := DontCare 75b034d3b9SLinJiawei uop.src1State := DontCare 76b034d3b9SLinJiawei uop.src2State := DontCare 77b034d3b9SLinJiawei uop.src3State := DontCare 78b034d3b9SLinJiawei uop.roqIdx := DontCare 796ae7ac7cSAllen uop.diffTestDebugLrScValid := DontCare 80bc86598fSWilliam Wang uop.lqIdx := DontCare 81bc86598fSWilliam Wang uop.sqIdx := DontCare 82b034d3b9SLinJiawei }) 83b034d3b9SLinJiawei 8499b8dc2cSYinan Xu val needFpDest = Wire(Vec(RenameWidth, Bool())) 8599b8dc2cSYinan Xu val needIntDest = Wire(Vec(RenameWidth, Bool())) 86b424051cSYinan Xu val hasValid = Cat(io.in.map(_.valid)).orR 87b424051cSYinan Xu val canOut = io.out(0).ready && fpFreeList.req.canAlloc && intFreeList.req.canAlloc && !io.roqCommits.isWalk 88b034d3b9SLinJiawei for (i <- 0 until RenameWidth) { 89b034d3b9SLinJiawei uops(i).cf := io.in(i).bits.cf 90b034d3b9SLinJiawei uops(i).ctrl := io.in(i).bits.ctrl 910e9eef65SYinan Xu uops(i).brTag := io.in(i).bits.brTag 92b034d3b9SLinJiawei 93567096a6Slinjiawei val inValid = io.in(i).valid 942dcb2daaSLinJiawei 95b034d3b9SLinJiawei // alloc a new phy reg 9699b8dc2cSYinan Xu needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits) 9799b8dc2cSYinan Xu needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits) 982438f9ebSYinan Xu fpFreeList.req.allocReqs(i) := needFpDest(i) 992438f9ebSYinan Xu intFreeList.req.allocReqs(i) := needIntDest(i) 1002438f9ebSYinan Xu 101b424051cSYinan Xu io.in(i).ready := !hasValid || canOut 10258e06390SLinJiawei 103c7054babSLinJiawei // do checkpoints when a branch inst come 1044f787118SYinan Xu // for(fl <- Seq(fpFreeList, intFreeList)){ 1054f787118SYinan Xu // fl.cpReqs(i).valid := inValid 1064f787118SYinan Xu // fl.cpReqs(i).bits := io.in(i).bits.brTag 1074f787118SYinan Xu // } 108c7054babSLinJiawei 10999b8dc2cSYinan Xu uops(i).pdest := Mux(needIntDest(i), 1102438f9ebSYinan Xu intFreeList.req.pdests(i), 111c7054babSLinJiawei Mux( 112c7054babSLinJiawei uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen, 1132438f9ebSYinan Xu 0.U, fpFreeList.req.pdests(i) 114c7054babSLinJiawei ) 115c7054babSLinJiawei ) 116b034d3b9SLinJiawei 117c0bcc0d1SYinan Xu io.out(i).valid := io.in(i).valid && intFreeList.req.canAlloc && fpFreeList.req.canAlloc && !io.roqCommits.isWalk 118b034d3b9SLinJiawei io.out(i).bits := uops(i) 119b034d3b9SLinJiawei 120*00ad41d0SYinan Xu // write speculative rename table 121*00ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, _) => 122*00ad41d0SYinan Xu val specWen = freelist.req.allocReqs(i) && freelist.req.canAlloc && freelist.req.doAlloc && !io.roqCommits.isWalk 123b034d3b9SLinJiawei 124*00ad41d0SYinan Xu rat.specWritePorts(i).wen := specWen 125*00ad41d0SYinan Xu rat.specWritePorts(i).addr := uops(i).ctrl.ldest 126*00ad41d0SYinan Xu rat.specWritePorts(i).wdata := freelist.req.pdests(i) 127b034d3b9SLinJiawei 128*00ad41d0SYinan Xu freelist.deallocReqs(i) := specWen 129b034d3b9SLinJiawei } 130b034d3b9SLinJiawei 131b034d3b9SLinJiawei // read rename table 132b034d3b9SLinJiawei def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = { 133b034d3b9SLinJiawei val rat = if(fp) fpRat else intRat 134b034d3b9SLinJiawei val srcCnt = lsrcList.size 135b034d3b9SLinJiawei val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W))) 136b034d3b9SLinJiawei val old_pdest = Wire(UInt(PhyRegIdxWidth.W)) 137b034d3b9SLinJiawei for(k <- 0 until srcCnt+1){ 138b034d3b9SLinJiawei val rportIdx = i * (srcCnt+1) + k 139b034d3b9SLinJiawei if(k != srcCnt){ 140b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := lsrcList(k) 141b034d3b9SLinJiawei psrcVec(k) := rat.readPorts(rportIdx).rdata 142b034d3b9SLinJiawei } else { 143b034d3b9SLinJiawei rat.readPorts(rportIdx).addr := ldest 144b034d3b9SLinJiawei old_pdest := rat.readPorts(rportIdx).rdata 145b034d3b9SLinJiawei } 146b034d3b9SLinJiawei } 147b034d3b9SLinJiawei (psrcVec, old_pdest) 148b034d3b9SLinJiawei } 149b034d3b9SLinJiawei val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3) 150b034d3b9SLinJiawei val ldest = uops(i).ctrl.ldest 151b034d3b9SLinJiawei val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false) 152b034d3b9SLinJiawei val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true) 153b034d3b9SLinJiawei uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0)) 1543449c769SLinJiawei uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1)) 155b034d3b9SLinJiawei uops(i).psrc3 := fpPhySrcVec(2) 156b034d3b9SLinJiawei uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest) 157b034d3b9SLinJiawei } 158b034d3b9SLinJiawei 15999b8dc2cSYinan Xu // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage. 16099b8dc2cSYinan Xu // Instead, we determine whether there're some dependences between the valid instructions. 16199b8dc2cSYinan Xu for (i <- 1 until RenameWidth) { 16299b8dc2cSYinan Xu io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => { 16399b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp 16499b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg 16599b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1 16699b8dc2cSYinan Xu }).reverse) 16799b8dc2cSYinan Xu io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => { 16899b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp 16999b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg 17099b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2 17199b8dc2cSYinan Xu }).reverse) 17299b8dc2cSYinan Xu io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => { 17399b8dc2cSYinan Xu val fpMatch = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp 17499b8dc2cSYinan Xu val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg 17599b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3 17699b8dc2cSYinan Xu }).reverse) 17799b8dc2cSYinan Xu io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => { 17899b8dc2cSYinan Xu val fpMatch = needFpDest(j) && needFpDest(i) 17999b8dc2cSYinan Xu val intMatch = needIntDest(j) && needIntDest(i) 18099b8dc2cSYinan Xu (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest 18199b8dc2cSYinan Xu }).reverse) 18299b8dc2cSYinan Xu } 183*00ad41d0SYinan Xu 184*00ad41d0SYinan Xu /** 185*00ad41d0SYinan Xu * Instructions commit: update freelist and rename table 186*00ad41d0SYinan Xu */ 187*00ad41d0SYinan Xu for (i <- 0 until CommitWidth) { 188*00ad41d0SYinan Xu if (i >= RenameWidth) { 189*00ad41d0SYinan Xu allPhyResource.map{ case (rat, _, _) => 190*00ad41d0SYinan Xu rat.specWritePorts(i).wen := false.B 191*00ad41d0SYinan Xu rat.specWritePorts(i).addr := DontCare 192*00ad41d0SYinan Xu rat.specWritePorts(i).wdata := DontCare 193*00ad41d0SYinan Xu } 194*00ad41d0SYinan Xu } 195*00ad41d0SYinan Xu 196*00ad41d0SYinan Xu allPhyResource.map{ case (rat, freelist, fp) => 197*00ad41d0SYinan Xu // walk back write 198*00ad41d0SYinan Xu val commitDestValid = io.roqCommits.valid(i) && needDestRegCommit(fp, io.roqCommits.info(i)) 199*00ad41d0SYinan Xu 200*00ad41d0SYinan Xu when (commitDestValid && io.roqCommits.isWalk) { 201*00ad41d0SYinan Xu rat.specWritePorts(i).wen := true.B 202*00ad41d0SYinan Xu rat.specWritePorts(i).addr := io.roqCommits.info(i).ldest 203*00ad41d0SYinan Xu rat.specWritePorts(i).wdata := io.roqCommits.info(i).old_pdest 204*00ad41d0SYinan Xu XSInfo({if(fp) p"fp" else p"int "} + p"walk: " + 205*00ad41d0SYinan Xu p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n") 206*00ad41d0SYinan Xu } 207*00ad41d0SYinan Xu 208*00ad41d0SYinan Xu rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits.isWalk 209*00ad41d0SYinan Xu rat.archWritePorts(i).addr := io.roqCommits.info(i).ldest 210*00ad41d0SYinan Xu rat.archWritePorts(i).wdata := io.roqCommits.info(i).pdest 211*00ad41d0SYinan Xu 212*00ad41d0SYinan Xu XSInfo(rat.archWritePorts(i).wen, 213*00ad41d0SYinan Xu {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" + 214*00ad41d0SYinan Xu p" pdest:${rat.archWritePorts(i).wdata}\n" 215*00ad41d0SYinan Xu ) 216*00ad41d0SYinan Xu 217*00ad41d0SYinan Xu freelist.deallocReqs(i) := rat.archWritePorts(i).wen 218*00ad41d0SYinan Xu freelist.deallocPregs(i) := io.roqCommits.info(i).old_pdest 219*00ad41d0SYinan Xu } 220*00ad41d0SYinan Xu } 2215844fcf0SLinJiawei} 222