15844fcf0SLinJiaweipackage xiangshan.backend.regfile 25844fcf0SLinJiawei 35844fcf0SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 55844fcf0SLinJiaweiimport xiangshan._ 65844fcf0SLinJiawei 75844fcf0SLinJiaweiclass RfReadPort extends XSBundle { 85844fcf0SLinJiawei val addr = Input(UInt(PhyRegIdxWidth.W)) 99684eb4fSLinJiawei val data = Output(UInt((XLEN + 1).W)) 105844fcf0SLinJiawei} 115844fcf0SLinJiawei 125844fcf0SLinJiaweiclass RfWritePort extends XSBundle { 135844fcf0SLinJiawei val wen = Input(Bool()) 145844fcf0SLinJiawei val addr = Input(UInt(PhyRegIdxWidth.W)) 159684eb4fSLinJiawei val data = Input(UInt((XLEN + 1).W)) 165844fcf0SLinJiawei} 175844fcf0SLinJiawei 185844fcf0SLinJiaweiclass Regfile 195844fcf0SLinJiawei( 205844fcf0SLinJiawei numReadPorts: Int, 215844fcf0SLinJiawei numWirtePorts: Int, 229684eb4fSLinJiawei hasZero: Boolean, 239684eb4fSLinJiawei len: Int 240c701001SLinJiawei) extends XSModule { 255844fcf0SLinJiawei val io = IO(new Bundle() { 265844fcf0SLinJiawei val readPorts = Vec(numReadPorts, new RfReadPort) 275844fcf0SLinJiawei val writePorts = Vec(numWirtePorts, new RfWritePort) 285844fcf0SLinJiawei }) 290c701001SLinJiawei 30067dba72SLinJiawei 31067dba72SLinJiawei 32067dba72SLinJiawei if (!env.FPGAPlatform) { 33067dba72SLinJiawei 34067dba72SLinJiawei 359684eb4fSLinJiawei val mem = Mem(NRPhyRegs, UInt(len.W)) 360c701001SLinJiawei 370c701001SLinJiawei for(r <- io.readPorts){ 380c701001SLinJiawei val addr_reg = RegNext(r.addr) 390c701001SLinJiawei r.data := {if(hasZero) Mux(addr_reg===0.U, 0.U, mem(addr_reg)) else mem(addr_reg)} 400c701001SLinJiawei } 410c701001SLinJiawei 420c701001SLinJiawei for(w <- io.writePorts){ 430c701001SLinJiawei when(w.wen){ 440c701001SLinJiawei mem(w.addr) := w.data 450c701001SLinJiawei } 460c701001SLinJiawei } 476624015fSLinJiawei 4880d24142SLinJiawei val debugArchRat = WireInit(VecInit(Seq.fill(32)(0.U(PhyRegIdxWidth.W)))) 4989722029SLinJiawei ExcitingUtils.addSink( 5089722029SLinJiawei debugArchRat, 5189722029SLinJiawei if(hasZero) "DEBUG_INI_ARCH_RAT" else "DEBUG_FP_ARCH_RAT", 5289722029SLinJiawei ExcitingUtils.Debug 5389722029SLinJiawei ) 5480d24142SLinJiawei 5589722029SLinJiawei val debugArchReg = WireInit(VecInit(debugArchRat.zipWithIndex.map( 5689722029SLinJiawei x => if(hasZero && x._2==0) 0.U else mem(x._1) 5789722029SLinJiawei ))) 5889722029SLinJiawei ExcitingUtils.addSource( 5989722029SLinJiawei debugArchReg, 6089722029SLinJiawei if(hasZero) "DEBUG_INT_ARCH_REG" else "DEBUG_FP_ARCH_REG", 6189722029SLinJiawei ExcitingUtils.Debug 6289722029SLinJiawei ) 63067dba72SLinJiawei } else { 64067dba72SLinJiawei 65*af5cf0d1SYinan Xu val regfile = Module(new regfile_160x64_10w16r_sim) 66067dba72SLinJiawei 67067dba72SLinJiawei regfile.io.clk := this.clock 68067dba72SLinJiawei regfile.io.gpr := hasZero.B 69067dba72SLinJiawei 70067dba72SLinJiawei regfile.io.wen0 := io.writePorts(0).wen 71067dba72SLinJiawei regfile.io.waddr0 := io.writePorts(0).addr 72067dba72SLinJiawei regfile.io.wdata0 := io.writePorts(0).data 73067dba72SLinJiawei 74067dba72SLinJiawei regfile.io.wen1 := io.writePorts(1).wen 75067dba72SLinJiawei regfile.io.waddr1 := io.writePorts(1).addr 76067dba72SLinJiawei regfile.io.wdata1 := io.writePorts(1).data 77067dba72SLinJiawei 78067dba72SLinJiawei regfile.io.wen2 := io.writePorts(2).wen 79067dba72SLinJiawei regfile.io.waddr2 := io.writePorts(2).addr 80067dba72SLinJiawei regfile.io.wdata2 := io.writePorts(2).data 81067dba72SLinJiawei 82067dba72SLinJiawei regfile.io.wen3 := io.writePorts(3).wen 83067dba72SLinJiawei regfile.io.waddr3 := io.writePorts(3).addr 84067dba72SLinJiawei regfile.io.wdata3 := io.writePorts(3).data 85067dba72SLinJiawei 86067dba72SLinJiawei regfile.io.wen4 := io.writePorts(4).wen 87067dba72SLinJiawei regfile.io.waddr4 := io.writePorts(4).addr 88067dba72SLinJiawei regfile.io.wdata4 := io.writePorts(4).data 89067dba72SLinJiawei 90067dba72SLinJiawei regfile.io.wen5 := io.writePorts(5).wen 91067dba72SLinJiawei regfile.io.waddr5 := io.writePorts(5).addr 92067dba72SLinJiawei regfile.io.wdata5 := io.writePorts(5).data 93067dba72SLinJiawei 94067dba72SLinJiawei regfile.io.wen6 := io.writePorts(6).wen 95067dba72SLinJiawei regfile.io.waddr6 := io.writePorts(6).addr 96067dba72SLinJiawei regfile.io.wdata6 := io.writePorts(6).data 97067dba72SLinJiawei 98067dba72SLinJiawei regfile.io.wen7 := io.writePorts(7).wen 99067dba72SLinJiawei regfile.io.waddr7 := io.writePorts(7).addr 100067dba72SLinJiawei regfile.io.wdata7 := io.writePorts(7).data 101067dba72SLinJiawei 102067dba72SLinJiawei regfile.io.wen8 := false.B //io.writePorts(8).wen 103067dba72SLinJiawei regfile.io.waddr8 := DontCare //io.writePorts(8).addr 104067dba72SLinJiawei regfile.io.wdata8 := DontCare //io.writePorts(8).data 105067dba72SLinJiawei 106067dba72SLinJiawei regfile.io.wen9 := false.B //io.writePorts(9).wen 107067dba72SLinJiawei regfile.io.waddr9 := DontCare //io.writePorts(9).addr 108067dba72SLinJiawei regfile.io.wdata9 := DontCare //io.writePorts(9).data 109067dba72SLinJiawei 110067dba72SLinJiawei 111067dba72SLinJiawei regfile.io.raddr0 := io.readPorts(0).addr 112067dba72SLinJiawei regfile.io.raddr1 := io.readPorts(1).addr 113067dba72SLinJiawei regfile.io.raddr2 := io.readPorts(2).addr 114067dba72SLinJiawei regfile.io.raddr3 := io.readPorts(3).addr 115067dba72SLinJiawei regfile.io.raddr4 := io.readPorts(4).addr 116067dba72SLinJiawei regfile.io.raddr5 := io.readPorts(5).addr 117067dba72SLinJiawei regfile.io.raddr6 := io.readPorts(6).addr 118067dba72SLinJiawei regfile.io.raddr7 := io.readPorts(7).addr 119067dba72SLinJiawei regfile.io.raddr8 := io.readPorts(8).addr 120067dba72SLinJiawei regfile.io.raddr9 := io.readPorts(9).addr 121067dba72SLinJiawei regfile.io.raddr10 := io.readPorts(10).addr 122067dba72SLinJiawei regfile.io.raddr11 := io.readPorts(11).addr 123067dba72SLinJiawei regfile.io.raddr12 := io.readPorts(12).addr 124067dba72SLinJiawei regfile.io.raddr13 := io.readPorts(13).addr 125067dba72SLinJiawei regfile.io.raddr14 := DontCare //io.readPorts(14).addr 126067dba72SLinJiawei regfile.io.raddr15 := DontCare //io.readPorts(15).addr 127067dba72SLinJiawei 128067dba72SLinJiawei io.readPorts(0).data := regfile.io.rdata0 129067dba72SLinJiawei io.readPorts(1).data := regfile.io.rdata1 130067dba72SLinJiawei io.readPorts(2).data := regfile.io.rdata2 131067dba72SLinJiawei io.readPorts(3).data := regfile.io.rdata3 132067dba72SLinJiawei io.readPorts(4).data := regfile.io.rdata4 133067dba72SLinJiawei io.readPorts(5).data := regfile.io.rdata5 134067dba72SLinJiawei io.readPorts(6).data := regfile.io.rdata6 135067dba72SLinJiawei io.readPorts(7).data := regfile.io.rdata7 136067dba72SLinJiawei io.readPorts(8).data := regfile.io.rdata8 137067dba72SLinJiawei io.readPorts(9).data := regfile.io.rdata9 138067dba72SLinJiawei io.readPorts(10).data := regfile.io.rdata10 139067dba72SLinJiawei io.readPorts(11).data := regfile.io.rdata11 140067dba72SLinJiawei io.readPorts(12).data := regfile.io.rdata12 141067dba72SLinJiawei io.readPorts(13).data := regfile.io.rdata13 1425844fcf0SLinJiawei } 14344dead2fSZhangZifei 14444dead2fSZhangZifei} 145067dba72SLinJiawei 146*af5cf0d1SYinan Xuclass regfile_160x64_10w16r_sim extends BlackBox with HasBlackBoxResource { 147067dba72SLinJiawei 148067dba72SLinJiawei val io = IO(new Bundle{ 149067dba72SLinJiawei val clk = Input(Clock()) 150067dba72SLinJiawei val gpr = Input(Bool()) 151067dba72SLinJiawei 152067dba72SLinJiawei // write 153067dba72SLinJiawei val wen0, wen1, wen2, wen3, wen4, wen5, wen6, wen7, wen8, wen9 = Input(Bool()) 154067dba72SLinJiawei val waddr0, waddr1, waddr2, waddr3, waddr4, waddr5, waddr6, waddr7, waddr8, waddr9 = Input(UInt(8.W)) 155067dba72SLinJiawei val wdata0, wdata1, wdata2, wdata3, wdata4, wdata5, wdata6, wdata7, wdata8, wdata9 = Input(UInt(64.W)) 156067dba72SLinJiawei 157067dba72SLinJiawei // read 158067dba72SLinJiawei val raddr0, raddr1, raddr2, raddr3, raddr4, raddr5, raddr6, raddr7 = Input(UInt(8.W)) 159067dba72SLinJiawei val raddr8, raddr9, raddr10, raddr11, raddr12, raddr13, raddr14, raddr15 = Input(UInt(8.W)) 160067dba72SLinJiawei val rdata0, rdata1, rdata2, rdata3, rdata4, rdata5, rdata6, rdata7 = Output(UInt(64.W)) 161067dba72SLinJiawei val rdata8, rdata9, rdata10, rdata11, rdata12, rdata13, rdata14, rdata15 = Output(UInt(64.W)) 162067dba72SLinJiawei }) 163067dba72SLinJiawei 164067dba72SLinJiawei val vsrc = "/vsrc/regfile_160x64_10w16r_sim.v" 165067dba72SLinJiawei println(s"Regfile: Using verilog source at: $vsrc") 166067dba72SLinJiawei setResource(vsrc) 167067dba72SLinJiawei 168067dba72SLinJiawei} 169067dba72SLinJiawei 170