1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 175844fcf0SLinJiaweipackage xiangshan.backend.regfile 185844fcf0SLinJiawei 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 205844fcf0SLinJiaweiimport chisel3._ 215844fcf0SLinJiaweiimport chisel3.util._ 225844fcf0SLinJiaweiimport xiangshan._ 235844fcf0SLinJiawei 242225d46eSJiawei Linclass RfReadPort(len: Int)(implicit p: Parameters) extends XSBundle { 255844fcf0SLinJiawei val addr = Input(UInt(PhyRegIdxWidth.W)) 26ebd10a1fSYinan Xu val data = Output(UInt(len.W)) 27ebd10a1fSYinan Xu override def cloneType: RfReadPort.this.type = 28ebd10a1fSYinan Xu new RfReadPort(len).asInstanceOf[this.type] 295844fcf0SLinJiawei} 305844fcf0SLinJiawei 312225d46eSJiawei Linclass RfWritePort(len: Int)(implicit p: Parameters) extends XSBundle { 325844fcf0SLinJiawei val wen = Input(Bool()) 335844fcf0SLinJiawei val addr = Input(UInt(PhyRegIdxWidth.W)) 34ebd10a1fSYinan Xu val data = Input(UInt(len.W)) 35ebd10a1fSYinan Xu override def cloneType: RfWritePort.this.type = 36ebd10a1fSYinan Xu new RfWritePort(len).asInstanceOf[this.type] 375844fcf0SLinJiawei} 385844fcf0SLinJiawei 395844fcf0SLinJiaweiclass Regfile 405844fcf0SLinJiawei( 415844fcf0SLinJiawei numReadPorts: Int, 425844fcf0SLinJiawei numWirtePorts: Int, 439684eb4fSLinJiawei hasZero: Boolean, 449684eb4fSLinJiawei len: Int 452225d46eSJiawei Lin)(implicit p: Parameters) extends XSModule { 465844fcf0SLinJiawei val io = IO(new Bundle() { 47ebd10a1fSYinan Xu val readPorts = Vec(numReadPorts, new RfReadPort(len)) 48ebd10a1fSYinan Xu val writePorts = Vec(numWirtePorts, new RfWritePort(len)) 492225d46eSJiawei Lin val debug_rports = Vec(32, new RfReadPort(len)) 505844fcf0SLinJiawei }) 510c701001SLinJiawei 5205f23f57SWilliam Wang println("Regfile: size:" + NRPhyRegs + " read: " + numReadPorts + " write: " + numWirtePorts) 5305f23f57SWilliam Wang 54ebd10a1fSYinan Xu val useBlackBox = false 55ebd10a1fSYinan Xu if (!useBlackBox) { 56fc8a3b3fSljw val mem = Reg(Vec(NRPhyRegs, UInt(len.W))) 570c701001SLinJiawei for (r <- io.readPorts) { 58b441ea13SYikeZhou val rdata = if (hasZero) Mux(r.addr === 0.U, 0.U, mem(r.addr)) else mem(r.addr) 59b441ea13SYikeZhou r.data := RegNext(rdata) 600c701001SLinJiawei } 610c701001SLinJiawei for (w <- io.writePorts) { 620c701001SLinJiawei when(w.wen) { 630c701001SLinJiawei mem(w.addr) := w.data 640c701001SLinJiawei } 650c701001SLinJiawei } 666624015fSLinJiawei 672225d46eSJiawei Lin for (rport <- io.debug_rports) { 682225d46eSJiawei Lin val zero_rdata = Mux(rport.addr === 0.U, 0.U, mem(rport.addr)) 692225d46eSJiawei Lin rport.data := (if (hasZero) zero_rdata else mem(rport.addr)) 70*adb5df20SYinan Xu } 71*adb5df20SYinan Xu when (reset.asBool()) { 72*adb5df20SYinan Xu mem.map(_ := 0.U) 73a165bd69Swangkaifan } 74067dba72SLinJiawei } else { 75067dba72SLinJiawei 76af5cf0d1SYinan Xu val regfile = Module(new regfile_160x64_10w16r_sim) 77067dba72SLinJiawei 78067dba72SLinJiawei regfile.io.clk := this.clock 79067dba72SLinJiawei regfile.io.gpr := hasZero.B 80067dba72SLinJiawei 81067dba72SLinJiawei regfile.io.wen0 := io.writePorts(0).wen 82067dba72SLinJiawei regfile.io.waddr0 := io.writePorts(0).addr 83067dba72SLinJiawei regfile.io.wdata0 := io.writePorts(0).data 84067dba72SLinJiawei 85067dba72SLinJiawei regfile.io.wen1 := io.writePorts(1).wen 86067dba72SLinJiawei regfile.io.waddr1 := io.writePorts(1).addr 87067dba72SLinJiawei regfile.io.wdata1 := io.writePorts(1).data 88067dba72SLinJiawei 89067dba72SLinJiawei regfile.io.wen2 := io.writePorts(2).wen 90067dba72SLinJiawei regfile.io.waddr2 := io.writePorts(2).addr 91067dba72SLinJiawei regfile.io.wdata2 := io.writePorts(2).data 92067dba72SLinJiawei 93067dba72SLinJiawei regfile.io.wen3 := io.writePorts(3).wen 94067dba72SLinJiawei regfile.io.waddr3 := io.writePorts(3).addr 95067dba72SLinJiawei regfile.io.wdata3 := io.writePorts(3).data 96067dba72SLinJiawei 97067dba72SLinJiawei regfile.io.wen4 := io.writePorts(4).wen 98067dba72SLinJiawei regfile.io.waddr4 := io.writePorts(4).addr 99067dba72SLinJiawei regfile.io.wdata4 := io.writePorts(4).data 100067dba72SLinJiawei 101067dba72SLinJiawei regfile.io.wen5 := io.writePorts(5).wen 102067dba72SLinJiawei regfile.io.waddr5 := io.writePorts(5).addr 103067dba72SLinJiawei regfile.io.wdata5 := io.writePorts(5).data 104067dba72SLinJiawei 105067dba72SLinJiawei regfile.io.wen6 := io.writePorts(6).wen 106067dba72SLinJiawei regfile.io.waddr6 := io.writePorts(6).addr 107067dba72SLinJiawei regfile.io.wdata6 := io.writePorts(6).data 108067dba72SLinJiawei 109067dba72SLinJiawei regfile.io.wen7 := io.writePorts(7).wen 110067dba72SLinJiawei regfile.io.waddr7 := io.writePorts(7).addr 111067dba72SLinJiawei regfile.io.wdata7 := io.writePorts(7).data 112067dba72SLinJiawei 113067dba72SLinJiawei regfile.io.wen8 := false.B //io.writePorts(8).wen 114067dba72SLinJiawei regfile.io.waddr8 := DontCare //io.writePorts(8).addr 115067dba72SLinJiawei regfile.io.wdata8 := DontCare //io.writePorts(8).data 116067dba72SLinJiawei 117067dba72SLinJiawei regfile.io.wen9 := false.B //io.writePorts(9).wen 118067dba72SLinJiawei regfile.io.waddr9 := DontCare //io.writePorts(9).addr 119067dba72SLinJiawei regfile.io.wdata9 := DontCare //io.writePorts(9).data 120067dba72SLinJiawei 121067dba72SLinJiawei 122067dba72SLinJiawei regfile.io.raddr0 := io.readPorts(0).addr 123067dba72SLinJiawei regfile.io.raddr1 := io.readPorts(1).addr 124067dba72SLinJiawei regfile.io.raddr2 := io.readPorts(2).addr 125067dba72SLinJiawei regfile.io.raddr3 := io.readPorts(3).addr 126067dba72SLinJiawei regfile.io.raddr4 := io.readPorts(4).addr 127067dba72SLinJiawei regfile.io.raddr5 := io.readPorts(5).addr 128067dba72SLinJiawei regfile.io.raddr6 := io.readPorts(6).addr 129067dba72SLinJiawei regfile.io.raddr7 := io.readPorts(7).addr 130067dba72SLinJiawei regfile.io.raddr8 := io.readPorts(8).addr 131067dba72SLinJiawei regfile.io.raddr9 := io.readPorts(9).addr 132067dba72SLinJiawei regfile.io.raddr10 := io.readPorts(10).addr 133067dba72SLinJiawei regfile.io.raddr11 := io.readPorts(11).addr 134067dba72SLinJiawei regfile.io.raddr12 := io.readPorts(12).addr 135067dba72SLinJiawei regfile.io.raddr13 := io.readPorts(13).addr 136067dba72SLinJiawei regfile.io.raddr14 := DontCare //io.readPorts(14).addr 137067dba72SLinJiawei regfile.io.raddr15 := DontCare //io.readPorts(15).addr 138067dba72SLinJiawei 139067dba72SLinJiawei io.readPorts(0).data := regfile.io.rdata0 140067dba72SLinJiawei io.readPorts(1).data := regfile.io.rdata1 141067dba72SLinJiawei io.readPorts(2).data := regfile.io.rdata2 142067dba72SLinJiawei io.readPorts(3).data := regfile.io.rdata3 143067dba72SLinJiawei io.readPorts(4).data := regfile.io.rdata4 144067dba72SLinJiawei io.readPorts(5).data := regfile.io.rdata5 145067dba72SLinJiawei io.readPorts(6).data := regfile.io.rdata6 146067dba72SLinJiawei io.readPorts(7).data := regfile.io.rdata7 147067dba72SLinJiawei io.readPorts(8).data := regfile.io.rdata8 148067dba72SLinJiawei io.readPorts(9).data := regfile.io.rdata9 149067dba72SLinJiawei io.readPorts(10).data := regfile.io.rdata10 150067dba72SLinJiawei io.readPorts(11).data := regfile.io.rdata11 151067dba72SLinJiawei io.readPorts(12).data := regfile.io.rdata12 152067dba72SLinJiawei io.readPorts(13).data := regfile.io.rdata13 1532225d46eSJiawei Lin 1542225d46eSJiawei Lin io.debug_rports := DontCare 1555844fcf0SLinJiawei } 15644dead2fSZhangZifei 15744dead2fSZhangZifei} 158067dba72SLinJiawei 159af5cf0d1SYinan Xuclass regfile_160x64_10w16r_sim extends BlackBox with HasBlackBoxResource { 160067dba72SLinJiawei 161067dba72SLinJiawei val io = IO(new Bundle{ 162067dba72SLinJiawei val clk = Input(Clock()) 163067dba72SLinJiawei val gpr = Input(Bool()) 164067dba72SLinJiawei 165067dba72SLinJiawei // write 166067dba72SLinJiawei val wen0, wen1, wen2, wen3, wen4, wen5, wen6, wen7, wen8, wen9 = Input(Bool()) 167067dba72SLinJiawei val waddr0, waddr1, waddr2, waddr3, waddr4, waddr5, waddr6, waddr7, waddr8, waddr9 = Input(UInt(8.W)) 168067dba72SLinJiawei val wdata0, wdata1, wdata2, wdata3, wdata4, wdata5, wdata6, wdata7, wdata8, wdata9 = Input(UInt(64.W)) 169067dba72SLinJiawei 170067dba72SLinJiawei // read 171067dba72SLinJiawei val raddr0, raddr1, raddr2, raddr3, raddr4, raddr5, raddr6, raddr7 = Input(UInt(8.W)) 172067dba72SLinJiawei val raddr8, raddr9, raddr10, raddr11, raddr12, raddr13, raddr14, raddr15 = Input(UInt(8.W)) 173067dba72SLinJiawei val rdata0, rdata1, rdata2, rdata3, rdata4, rdata5, rdata6, rdata7 = Output(UInt(64.W)) 174067dba72SLinJiawei val rdata8, rdata9, rdata10, rdata11, rdata12, rdata13, rdata14, rdata15 = Output(UInt(64.W)) 175067dba72SLinJiawei }) 176067dba72SLinJiawei 177067dba72SLinJiawei val vsrc = "/vsrc/regfile_160x64_10w16r_sim.v" 178067dba72SLinJiawei println(s"Regfile: Using verilog source at: $vsrc") 179067dba72SLinJiawei setResource(vsrc) 180067dba72SLinJiawei 181067dba72SLinJiawei} 182067dba72SLinJiawei 183