xref: /XiangShan/src/main/scala/xiangshan/backend/regfile/Regfile.scala (revision 60052a3f03292728c264c18f0d9f6a511c58db4e)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.regfile
185844fcf0SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
225844fcf0SLinJiaweiimport xiangshan._
232aa3a761Ssinsanctionimport xiangshan.backend.datapath.DataConfig._
2439c59369SXuan Huimport xiangshan.backend.exu.ExeUnitParams
255844fcf0SLinJiawei
26027c9765SXuan Huclass RfReadPort(dataWidth: Int, addrWidth: Int) extends Bundle {
279ab1568eSczw  val addr = Input(UInt(addrWidth.W))
289ab1568eSczw  val data = Output(UInt(dataWidth.W))
295844fcf0SLinJiawei}
305844fcf0SLinJiawei
31027c9765SXuan Huclass RfWritePort(dataWidth: Int, addrWidth: Int) extends Bundle {
325844fcf0SLinJiawei  val wen = Input(Bool())
339ab1568eSczw  val addr = Input(UInt(addrWidth.W))
349ab1568eSczw  val data = Input(UInt(dataWidth.W))
355844fcf0SLinJiawei}
365844fcf0SLinJiawei
37730cfbc0SXuan Huclass RfReadPortWithConfig(val rfReadDataCfg: DataConfig, addrWidth: Int) extends Bundle {
38730cfbc0SXuan Hu  val addr: UInt = Input(UInt(addrWidth.W))
39730cfbc0SXuan Hu  val srcType: UInt = Input(UInt(3.W))
40730cfbc0SXuan Hu
41b6b11f60SXuan Hu  def readInt: Boolean = IntRegSrcDataSet.contains(rfReadDataCfg)
42b6b11f60SXuan Hu  def readFp : Boolean = FpRegSrcDataSet .contains(rfReadDataCfg)
43b6b11f60SXuan Hu  def readVec: Boolean = VecRegSrcDataSet.contains(rfReadDataCfg)
44fbe46a0aSxiaofeibao  def readVf : Boolean = VecRegSrcDataSet .contains(rfReadDataCfg)
45730cfbc0SXuan Hu}
46730cfbc0SXuan Hu
47730cfbc0SXuan Huclass RfWritePortWithConfig(val rfWriteDataCfg: DataConfig, addrWidth: Int) extends Bundle {
48730cfbc0SXuan Hu  val wen = Input(Bool())
49730cfbc0SXuan Hu  val addr = Input(UInt(addrWidth.W))
50730cfbc0SXuan Hu  val data = Input(UInt(rfWriteDataCfg.dataWidth.W))
51730cfbc0SXuan Hu  val intWen = Input(Bool())
52730cfbc0SXuan Hu  val fpWen = Input(Bool())
53730cfbc0SXuan Hu  val vecWen = Input(Bool())
542aa3a761Ssinsanction  val v0Wen = Input(Bool())
552aa3a761Ssinsanction  val vlWen = Input(Bool())
56730cfbc0SXuan Hu  def writeInt: Boolean = rfWriteDataCfg.isInstanceOf[IntData]
57730cfbc0SXuan Hu  def writeFp : Boolean = rfWriteDataCfg.isInstanceOf[FpData]
58730cfbc0SXuan Hu  def writeVec: Boolean = rfWriteDataCfg.isInstanceOf[VecData]
5907b5cc60Sxiaofeibao  def writeV0 : Boolean = rfWriteDataCfg.isInstanceOf[V0Data]
6007b5cc60Sxiaofeibao  def writeVl : Boolean = rfWriteDataCfg.isInstanceOf[VlData]
61730cfbc0SXuan Hu}
62730cfbc0SXuan Hu
635844fcf0SLinJiaweiclass Regfile
645844fcf0SLinJiawei(
65a1ca6e15SZhangZifei  name: String,
66027c9765SXuan Hu  numPregs: Int,
675844fcf0SLinJiawei  numReadPorts: Int,
6893b61a80SYinan Xu  numWritePorts: Int,
699684eb4fSLinJiawei  hasZero: Boolean,
7073faecdcSXuan Hu  len: Int,
7173faecdcSXuan Hu  width: Int,
72b8ca25cbSxiaofeibao-xjtu  bankNum: Int = 1,
73*60052a3fSxiaofeibao  isVlRegfile: Boolean = false,
74027c9765SXuan Hu) extends Module {
755844fcf0SLinJiawei  val io = IO(new Bundle() {
7673faecdcSXuan Hu    val readPorts = Vec(numReadPorts, new RfReadPort(len, width))
7773faecdcSXuan Hu    val writePorts = Vec(numWritePorts, new RfWritePort(len, width))
78a8db15d8Sfdy    val debug_rports = Vec(65, new RfReadPort(len, width))
795844fcf0SLinJiawei  })
80*60052a3fSxiaofeibao  override def desiredName = name
81027c9765SXuan Hu  println(name + ": size:" + numPregs + " read: " + numReadPorts + " write: " + numWritePorts)
8205f23f57SWilliam Wang
83*60052a3fSxiaofeibao  val mem_0 = if (isVlRegfile) RegInit(0.U(len.W)) else Reg(UInt(len.W))
84027c9765SXuan Hu  val mem = Reg(Vec(numPregs, UInt(len.W)))
85*60052a3fSxiaofeibao  val memForRead = Wire(Vec(numPregs, UInt(len.W)))
86*60052a3fSxiaofeibao  memForRead.zipWithIndex.map{ case(m, i) =>
87*60052a3fSxiaofeibao    if (i == 0) m := mem_0
88*60052a3fSxiaofeibao    else m := mem(i)
89*60052a3fSxiaofeibao  }
9019203128Sxiaofeibao-xjtu  require(Seq(1, 2, 4).contains(bankNum), "bankNum must be 1 or 2 or 4")
910c701001SLinJiawei  for (r <- io.readPorts) {
92b8ca25cbSxiaofeibao-xjtu    if (bankNum == 1) {
93*60052a3fSxiaofeibao      r.data := memForRead(RegNext(r.addr))
940c701001SLinJiawei    }
95b8ca25cbSxiaofeibao-xjtu    else {
96b8ca25cbSxiaofeibao-xjtu      val banks = (0 until bankNum).map { case i =>
97*60052a3fSxiaofeibao        memForRead.zipWithIndex.filter{ case (m, index) => (index % bankNum) == i }.map(_._1)
98b8ca25cbSxiaofeibao-xjtu      }
99b8ca25cbSxiaofeibao-xjtu      val bankWidth = bankNum.U.getWidth - 1
100b8ca25cbSxiaofeibao-xjtu      val hitBankWire = VecInit((0 until bankNum).map { case i => r.addr(bankWidth - 1, 0) === i.U })
101b8ca25cbSxiaofeibao-xjtu      val hitBankReg = Reg(Vec(bankNum, Bool()))
102b8ca25cbSxiaofeibao-xjtu      hitBankReg := hitBankWire
103b8ca25cbSxiaofeibao-xjtu      val banksRdata = Wire(Vec(bankNum, UInt(len.W)))
104b8ca25cbSxiaofeibao-xjtu      for (i <- 0 until bankNum) {
105b8ca25cbSxiaofeibao-xjtu        banksRdata(i) := RegEnable(VecInit(banks(i))(r.addr(r.addr.getWidth - 1, bankWidth)), hitBankWire(i))
106b8ca25cbSxiaofeibao-xjtu      }
107b8ca25cbSxiaofeibao-xjtu      r.data := Mux1H(hitBankReg, banksRdata)
108b8ca25cbSxiaofeibao-xjtu    }
109b8ca25cbSxiaofeibao-xjtu  }
1101e6c281aSxiaofeibao-xjtu  val writePorts = io.writePorts
1111e6c281aSxiaofeibao-xjtu  for (i <- writePorts.indices) {
1121e6c281aSxiaofeibao-xjtu    if (i < writePorts.size-1) {
1131e6c281aSxiaofeibao-xjtu      val hasSameWrite = writePorts.drop(i + 1).map(w => w.wen && w.addr === writePorts(i).addr && writePorts(i).wen).reduce(_ || _)
1141e6c281aSxiaofeibao-xjtu      assert(!hasSameWrite, "RegFile two or more writePorts write same addr")
1151e6c281aSxiaofeibao-xjtu    }
1161e6c281aSxiaofeibao-xjtu  }
1171e6c281aSxiaofeibao-xjtu  for (i <- mem.indices) {
1181e6c281aSxiaofeibao-xjtu    if (hasZero && i == 0) {
119*60052a3fSxiaofeibao      mem_0 := 0.U
1201e6c281aSxiaofeibao-xjtu    }
1211e6c281aSxiaofeibao-xjtu    else {
1221e6c281aSxiaofeibao-xjtu      val wenOH = VecInit(io.writePorts.map(w => w.wen && w.addr === i.U))
1231e6c281aSxiaofeibao-xjtu      val wData = Mux1H(wenOH, io.writePorts.map(_.data))
1241e6c281aSxiaofeibao-xjtu      when(wenOH.asUInt.orR) {
125*60052a3fSxiaofeibao        if (i == 0) mem_0 := wData
126*60052a3fSxiaofeibao        else mem(i) := wData
1271e6c281aSxiaofeibao-xjtu      }
1280c701001SLinJiawei    }
1290c701001SLinJiawei  }
1306624015fSLinJiawei
1312225d46eSJiawei Lin  for (rport <- io.debug_rports) {
132*60052a3fSxiaofeibao    rport.data := memForRead(rport.addr)
133adb5df20SYinan Xu  }
1345844fcf0SLinJiawei}
13544dead2fSZhangZifei
13693b61a80SYinan Xuobject Regfile {
137730cfbc0SXuan Hu  // non-return version
13893b61a80SYinan Xu  def apply(
139a1ca6e15SZhangZifei    name         : String,
14093b61a80SYinan Xu    numEntries   : Int,
14193b61a80SYinan Xu    raddr        : Seq[UInt],
142730cfbc0SXuan Hu    rdata        : Vec[UInt],
14393b61a80SYinan Xu    wen          : Seq[Bool],
14493b61a80SYinan Xu    waddr        : Seq[UInt],
14593b61a80SYinan Xu    wdata        : Seq[UInt],
14693b61a80SYinan Xu    hasZero      : Boolean,
1477154d65eSYinan Xu    withReset    : Boolean = false,
148b8ca25cbSxiaofeibao-xjtu    bankNum      : Int = 1,
149730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
150730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
151*60052a3fSxiaofeibao    isVlRegfile  : Boolean = false,
152730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
15393b61a80SYinan Xu    val numReadPorts = raddr.length
15493b61a80SYinan Xu    val numWritePorts = wen.length
15593b61a80SYinan Xu    require(wen.length == waddr.length)
15693b61a80SYinan Xu    require(wen.length == wdata.length)
15793b61a80SYinan Xu    val dataBits = wdata.map(_.getWidth).min
15893b61a80SYinan Xu    require(wdata.map(_.getWidth).min == wdata.map(_.getWidth).max, s"dataBits != $dataBits")
15973faecdcSXuan Hu    val addrBits = waddr.map(_.getWidth).min
16073faecdcSXuan Hu    require(waddr.map(_.getWidth).min == waddr.map(_.getWidth).max, s"addrBits != $addrBits")
16173faecdcSXuan Hu
162*60052a3fSxiaofeibao    val instanceName = name(0).toLower + name.drop(1)
163*60052a3fSxiaofeibao    require(instanceName != name, "Regfile Instance Name can't be same as Module name")
164*60052a3fSxiaofeibao    val regfile = Module(new Regfile(name, numEntries, numReadPorts, numWritePorts, hasZero, dataBits, addrBits, bankNum, isVlRegfile)).suggestName(instanceName)
165730cfbc0SXuan Hu    rdata := regfile.io.readPorts.zip(raddr).map { case (rport, addr) =>
16693b61a80SYinan Xu      rport.addr := addr
16793b61a80SYinan Xu      rport.data
16844dead2fSZhangZifei    }
16973faecdcSXuan Hu
17093b61a80SYinan Xu    regfile.io.writePorts.zip(wen).zip(waddr).zip(wdata).foreach{ case (((wport, en), addr), data) =>
17193b61a80SYinan Xu      wport.wen := en
17293b61a80SYinan Xu      wport.addr := addr
17393b61a80SYinan Xu      wport.data := data
174067dba72SLinJiawei    }
17593b61a80SYinan Xu    if (withReset) {
17693b61a80SYinan Xu      val numResetCycles = math.ceil(numEntries / numWritePorts).toInt
17793b61a80SYinan Xu      val resetCounter = RegInit(numResetCycles.U)
17893b61a80SYinan Xu      val resetWaddr = RegInit(VecInit((0 until numWritePorts).map(_.U(log2Up(numEntries + 1).W))))
17993b61a80SYinan Xu      val inReset = resetCounter =/= 0.U
18093b61a80SYinan Xu      when (inReset) {
18193b61a80SYinan Xu        resetCounter := resetCounter - 1.U
18293b61a80SYinan Xu        resetWaddr := VecInit(resetWaddr.map(_ + numWritePorts.U))
18393b61a80SYinan Xu      }
18493b61a80SYinan Xu      when (!inReset) {
18593b61a80SYinan Xu        resetWaddr.map(_ := 0.U)
18693b61a80SYinan Xu      }
18793b61a80SYinan Xu      for ((wport, i) <- regfile.io.writePorts.zipWithIndex) {
18893b61a80SYinan Xu        wport.wen := inReset || wen(i)
18993b61a80SYinan Xu        wport.addr := Mux(inReset, resetWaddr(i), waddr(i))
19093b61a80SYinan Xu        wport.data := wdata(i)
19193b61a80SYinan Xu      }
19293b61a80SYinan Xu    }
193730cfbc0SXuan Hu
194730cfbc0SXuan Hu    require(debugReadAddr.nonEmpty == debugReadData.nonEmpty, "Both debug addr and data bundles should be empty or not")
19593b61a80SYinan Xu    regfile.io.debug_rports := DontCare
196730cfbc0SXuan Hu    if (debugReadAddr.nonEmpty && debugReadData.nonEmpty) {
197730cfbc0SXuan Hu      debugReadData.get := VecInit(regfile.io.debug_rports.zip(debugReadAddr.get).map { case (rport, addr) =>
19893b61a80SYinan Xu        rport.addr := addr
19993b61a80SYinan Xu        rport.data
200730cfbc0SXuan Hu      })
20193b61a80SYinan Xu    }
20293b61a80SYinan Xu  }
20393b61a80SYinan Xu}
20473faecdcSXuan Hu
20573faecdcSXuan Huobject IntRegFile {
206730cfbc0SXuan Hu  // non-return version
20773faecdcSXuan Hu  def apply(
208a1ca6e15SZhangZifei    name         : String,
20973faecdcSXuan Hu    numEntries   : Int,
21073faecdcSXuan Hu    raddr        : Seq[UInt],
211730cfbc0SXuan Hu    rdata        : Vec[UInt],
21273faecdcSXuan Hu    wen          : Seq[Bool],
21373faecdcSXuan Hu    waddr        : Seq[UInt],
21473faecdcSXuan Hu    wdata        : Seq[UInt],
215730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
216730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
21773faecdcSXuan Hu    withReset    : Boolean = false,
218b8ca25cbSxiaofeibao-xjtu    bankNum      : Int,
219730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
22073faecdcSXuan Hu    Regfile(
221730cfbc0SXuan Hu      name, numEntries, raddr, rdata, wen, waddr, wdata,
222b8ca25cbSxiaofeibao-xjtu      hasZero = true, withReset, bankNum, debugReadAddr, debugReadData)
22373faecdcSXuan Hu  }
22473faecdcSXuan Hu}
22573faecdcSXuan Hu
22660f0c5aeSxiaofeibaoobject FpRegFile {
22760f0c5aeSxiaofeibao  // non-return version
22860f0c5aeSxiaofeibao  def apply(
22960f0c5aeSxiaofeibao             name         : String,
23060f0c5aeSxiaofeibao             numEntries   : Int,
23160f0c5aeSxiaofeibao             raddr        : Seq[UInt],
23260f0c5aeSxiaofeibao             rdata        : Vec[UInt],
23360f0c5aeSxiaofeibao             wen          : Seq[Bool],
23460f0c5aeSxiaofeibao             waddr        : Seq[UInt],
23560f0c5aeSxiaofeibao             wdata        : Seq[UInt],
23660f0c5aeSxiaofeibao             debugReadAddr: Option[Seq[UInt]],
23760f0c5aeSxiaofeibao             debugReadData: Option[Vec[UInt]],
23860f0c5aeSxiaofeibao             withReset    : Boolean = false,
23960f0c5aeSxiaofeibao             bankNum      : Int,
240*60052a3fSxiaofeibao             isVlRegfile  : Boolean = false,
24160f0c5aeSxiaofeibao           )(implicit p: Parameters): Unit = {
24260f0c5aeSxiaofeibao    Regfile(
24360f0c5aeSxiaofeibao      name, numEntries, raddr, rdata, wen, waddr, wdata,
244*60052a3fSxiaofeibao      hasZero = false, withReset, bankNum, debugReadAddr, debugReadData, isVlRegfile)
24560f0c5aeSxiaofeibao  }
24660f0c5aeSxiaofeibao}
24760f0c5aeSxiaofeibao
24873faecdcSXuan Huobject VfRegFile {
249730cfbc0SXuan Hu  // non-return version
25073faecdcSXuan Hu  def apply(
251a1ca6e15SZhangZifei    name         : String,
25273faecdcSXuan Hu    numEntries   : Int,
25373faecdcSXuan Hu    splitNum     : Int,
25473faecdcSXuan Hu    raddr        : Seq[UInt],
255730cfbc0SXuan Hu    rdata        : Vec[UInt],
25673faecdcSXuan Hu    wen          : Seq[Seq[Bool]],
25773faecdcSXuan Hu    waddr        : Seq[UInt],
25873faecdcSXuan Hu    wdata        : Seq[UInt],
259730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
260730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
26173faecdcSXuan Hu    withReset    : Boolean = false,
262730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
26373faecdcSXuan Hu    require(splitNum >= 1, "splitNum should be no less than 1")
26473faecdcSXuan Hu    require(splitNum == wen.length, "splitNum should be equal to length of wen vec")
26573faecdcSXuan Hu    if (splitNum == 1) {
266730cfbc0SXuan Hu      Regfile(
267730cfbc0SXuan Hu        name, numEntries, raddr, rdata, wen.head, waddr, wdata,
268b8ca25cbSxiaofeibao-xjtu        hasZero = false, withReset, bankNum = 1, debugReadAddr, debugReadData)
269761d728dSZhangZifei    } else {
27073faecdcSXuan Hu      val dataWidth = 64
271730cfbc0SXuan Hu      val numReadPorts = raddr.length
27273faecdcSXuan Hu      require(splitNum > 1 && wdata.head.getWidth == dataWidth * splitNum)
27373faecdcSXuan Hu      val wdataVec = Wire(Vec(splitNum, Vec(wdata.length, UInt(dataWidth.W))))
274730cfbc0SXuan Hu      val rdataVec = Wire(Vec(splitNum, Vec(raddr.length, UInt(dataWidth.W))))
275730cfbc0SXuan Hu      val debugRDataVec: Option[Vec[Vec[UInt]]] = debugReadData.map(x => Wire(Vec(splitNum, Vec(x.length, UInt(dataWidth.W)))))
27673faecdcSXuan Hu      for (i <- 0 until splitNum) {
27773faecdcSXuan Hu        wdataVec(i) := wdata.map(_ ((i + 1) * dataWidth - 1, i * dataWidth))
278730cfbc0SXuan Hu        Regfile(
279730cfbc0SXuan Hu          name + s"Part${i}", numEntries, raddr, rdataVec(i), wen(i), waddr, wdataVec(i),
280b8ca25cbSxiaofeibao-xjtu          hasZero = false, withReset, bankNum = 1, debugReadAddr, debugRDataVec.map(_(i))
281730cfbc0SXuan Hu        )
28273faecdcSXuan Hu      }
28373faecdcSXuan Hu      for (i <- 0 until rdata.length) {
284761d728dSZhangZifei        rdata(i) := Cat(rdataVec.map(_ (i)).reverse)
28573faecdcSXuan Hu      }
286730cfbc0SXuan Hu      if (debugReadData.nonEmpty) {
287730cfbc0SXuan Hu        for (i <- 0 until debugReadData.get.length) {
288730cfbc0SXuan Hu          debugReadData.get(i) := Cat(debugRDataVec.get.map(_ (i)).reverse)
289730cfbc0SXuan Hu        }
290730cfbc0SXuan Hu      }
29173faecdcSXuan Hu    }
292761d728dSZhangZifei  }
29373faecdcSXuan Hu}