xref: /XiangShan/src/main/scala/xiangshan/backend/regfile/Regfile.scala (revision 1e6c281aee89f068aca2082025f94fda5bf36dfd)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
175844fcf0SLinJiaweipackage xiangshan.backend.regfile
185844fcf0SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
205844fcf0SLinJiaweiimport chisel3._
215844fcf0SLinJiaweiimport chisel3.util._
225844fcf0SLinJiaweiimport xiangshan._
23b6b11f60SXuan Huimport xiangshan.backend.datapath.DataConfig.{DataConfig, FpData, FpRegSrcDataSet, IntData, IntRegSrcDataSet, VecData, VecRegSrcDataSet, VfRegSrcDataSet}
2439c59369SXuan Huimport xiangshan.backend.exu.ExeUnitParams
255844fcf0SLinJiawei
26027c9765SXuan Huclass RfReadPort(dataWidth: Int, addrWidth: Int) extends Bundle {
279ab1568eSczw  val addr = Input(UInt(addrWidth.W))
289ab1568eSczw  val data = Output(UInt(dataWidth.W))
295844fcf0SLinJiawei}
305844fcf0SLinJiawei
31027c9765SXuan Huclass RfWritePort(dataWidth: Int, addrWidth: Int) extends Bundle {
325844fcf0SLinJiawei  val wen = Input(Bool())
339ab1568eSczw  val addr = Input(UInt(addrWidth.W))
349ab1568eSczw  val data = Input(UInt(dataWidth.W))
355844fcf0SLinJiawei}
365844fcf0SLinJiawei
37730cfbc0SXuan Huclass RfReadPortWithConfig(val rfReadDataCfg: DataConfig, addrWidth: Int) extends Bundle {
38730cfbc0SXuan Hu  val addr: UInt = Input(UInt(addrWidth.W))
39730cfbc0SXuan Hu  val srcType: UInt = Input(UInt(3.W))
40730cfbc0SXuan Hu
41b6b11f60SXuan Hu  def readInt: Boolean = IntRegSrcDataSet.contains(rfReadDataCfg)
42b6b11f60SXuan Hu  def readFp : Boolean = FpRegSrcDataSet .contains(rfReadDataCfg)
43b6b11f60SXuan Hu  def readVec: Boolean = VecRegSrcDataSet.contains(rfReadDataCfg)
44b6b11f60SXuan Hu  def readVf : Boolean = VfRegSrcDataSet .contains(rfReadDataCfg)
45730cfbc0SXuan Hu}
46730cfbc0SXuan Hu
47730cfbc0SXuan Huclass RfWritePortWithConfig(val rfWriteDataCfg: DataConfig, addrWidth: Int) extends Bundle {
48730cfbc0SXuan Hu  val wen = Input(Bool())
49730cfbc0SXuan Hu  val addr = Input(UInt(addrWidth.W))
50730cfbc0SXuan Hu  val data = Input(UInt(rfWriteDataCfg.dataWidth.W))
51730cfbc0SXuan Hu  val intWen = Input(Bool())
52730cfbc0SXuan Hu  val fpWen = Input(Bool())
53730cfbc0SXuan Hu  val vecWen = Input(Bool())
54730cfbc0SXuan Hu  def writeInt: Boolean = rfWriteDataCfg.isInstanceOf[IntData]
55730cfbc0SXuan Hu  def writeFp : Boolean = rfWriteDataCfg.isInstanceOf[FpData]
56730cfbc0SXuan Hu  def writeVec: Boolean = rfWriteDataCfg.isInstanceOf[VecData]
57730cfbc0SXuan Hu}
58730cfbc0SXuan Hu
595844fcf0SLinJiaweiclass Regfile
605844fcf0SLinJiawei(
61a1ca6e15SZhangZifei  name: String,
62027c9765SXuan Hu  numPregs: Int,
635844fcf0SLinJiawei  numReadPorts: Int,
6493b61a80SYinan Xu  numWritePorts: Int,
659684eb4fSLinJiawei  hasZero: Boolean,
6673faecdcSXuan Hu  len: Int,
6773faecdcSXuan Hu  width: Int,
68027c9765SXuan Hu) extends Module {
695844fcf0SLinJiawei  val io = IO(new Bundle() {
7073faecdcSXuan Hu    val readPorts = Vec(numReadPorts, new RfReadPort(len, width))
7173faecdcSXuan Hu    val writePorts = Vec(numWritePorts, new RfWritePort(len, width))
72a8db15d8Sfdy    val debug_rports = Vec(65, new RfReadPort(len, width))
735844fcf0SLinJiawei  })
740c701001SLinJiawei
75027c9765SXuan Hu  println(name + ": size:" + numPregs + " read: " + numReadPorts + " write: " + numWritePorts)
7605f23f57SWilliam Wang
77027c9765SXuan Hu  val mem = Reg(Vec(numPregs, UInt(len.W)))
780c701001SLinJiawei  for (r <- io.readPorts) {
79*1e6c281aSxiaofeibao-xjtu    r.data := RegNext(mem(r.addr))
800c701001SLinJiawei  }
81*1e6c281aSxiaofeibao-xjtu  val writePorts = io.writePorts
82*1e6c281aSxiaofeibao-xjtu  for (i <- writePorts.indices) {
83*1e6c281aSxiaofeibao-xjtu    if (i < writePorts.size-1) {
84*1e6c281aSxiaofeibao-xjtu      val hasSameWrite = writePorts.drop(i + 1).map(w => w.wen && w.addr === writePorts(i).addr && writePorts(i).wen).reduce(_ || _)
85*1e6c281aSxiaofeibao-xjtu      assert(!hasSameWrite, "RegFile two or more writePorts write same addr")
86*1e6c281aSxiaofeibao-xjtu    }
87*1e6c281aSxiaofeibao-xjtu  }
88*1e6c281aSxiaofeibao-xjtu  for (i <- mem.indices) {
89*1e6c281aSxiaofeibao-xjtu    if (hasZero && i == 0) {
90*1e6c281aSxiaofeibao-xjtu      mem(i) := 0.U
91*1e6c281aSxiaofeibao-xjtu    }
92*1e6c281aSxiaofeibao-xjtu    else {
93*1e6c281aSxiaofeibao-xjtu      val wenOH = VecInit(io.writePorts.map(w => w.wen && w.addr === i.U))
94*1e6c281aSxiaofeibao-xjtu      val wData = Mux1H(wenOH, io.writePorts.map(_.data))
95*1e6c281aSxiaofeibao-xjtu      when(wenOH.asUInt.orR) {
96*1e6c281aSxiaofeibao-xjtu        mem(i) := wData
97*1e6c281aSxiaofeibao-xjtu      }
980c701001SLinJiawei    }
990c701001SLinJiawei  }
1006624015fSLinJiawei
1012225d46eSJiawei Lin  for (rport <- io.debug_rports) {
1022225d46eSJiawei Lin    val zero_rdata = Mux(rport.addr === 0.U, 0.U, mem(rport.addr))
1032225d46eSJiawei Lin    rport.data := (if (hasZero) zero_rdata else mem(rport.addr))
104adb5df20SYinan Xu  }
1055844fcf0SLinJiawei}
10644dead2fSZhangZifei
10793b61a80SYinan Xuobject Regfile {
108730cfbc0SXuan Hu  // non-return version
10993b61a80SYinan Xu  def apply(
110a1ca6e15SZhangZifei    name         : String,
11193b61a80SYinan Xu    numEntries   : Int,
11293b61a80SYinan Xu    raddr        : Seq[UInt],
113730cfbc0SXuan Hu    rdata        : Vec[UInt],
11493b61a80SYinan Xu    wen          : Seq[Bool],
11593b61a80SYinan Xu    waddr        : Seq[UInt],
11693b61a80SYinan Xu    wdata        : Seq[UInt],
11793b61a80SYinan Xu    hasZero      : Boolean,
1187154d65eSYinan Xu    withReset    : Boolean = false,
119730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
120730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
121730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
12293b61a80SYinan Xu    val numReadPorts = raddr.length
12393b61a80SYinan Xu    val numWritePorts = wen.length
12493b61a80SYinan Xu    require(wen.length == waddr.length)
12593b61a80SYinan Xu    require(wen.length == wdata.length)
12693b61a80SYinan Xu    val dataBits = wdata.map(_.getWidth).min
12793b61a80SYinan Xu    require(wdata.map(_.getWidth).min == wdata.map(_.getWidth).max, s"dataBits != $dataBits")
12873faecdcSXuan Hu    val addrBits = waddr.map(_.getWidth).min
12973faecdcSXuan Hu    require(waddr.map(_.getWidth).min == waddr.map(_.getWidth).max, s"addrBits != $addrBits")
13073faecdcSXuan Hu
131027c9765SXuan Hu    val regfile = Module(new Regfile(name, numEntries, numReadPorts, numWritePorts, hasZero, dataBits, addrBits))
132730cfbc0SXuan Hu    rdata := regfile.io.readPorts.zip(raddr).map { case (rport, addr) =>
13393b61a80SYinan Xu      rport.addr := addr
13493b61a80SYinan Xu      rport.data
13544dead2fSZhangZifei    }
13673faecdcSXuan Hu
13793b61a80SYinan Xu    regfile.io.writePorts.zip(wen).zip(waddr).zip(wdata).foreach{ case (((wport, en), addr), data) =>
13893b61a80SYinan Xu      wport.wen := en
13993b61a80SYinan Xu      wport.addr := addr
14093b61a80SYinan Xu      wport.data := data
141067dba72SLinJiawei    }
14293b61a80SYinan Xu    if (withReset) {
14393b61a80SYinan Xu      val numResetCycles = math.ceil(numEntries / numWritePorts).toInt
14493b61a80SYinan Xu      val resetCounter = RegInit(numResetCycles.U)
14593b61a80SYinan Xu      val resetWaddr = RegInit(VecInit((0 until numWritePorts).map(_.U(log2Up(numEntries + 1).W))))
14693b61a80SYinan Xu      val inReset = resetCounter =/= 0.U
14793b61a80SYinan Xu      when (inReset) {
14893b61a80SYinan Xu        resetCounter := resetCounter - 1.U
14993b61a80SYinan Xu        resetWaddr := VecInit(resetWaddr.map(_ + numWritePorts.U))
15093b61a80SYinan Xu      }
15193b61a80SYinan Xu      when (!inReset) {
15293b61a80SYinan Xu        resetWaddr.map(_ := 0.U)
15393b61a80SYinan Xu      }
15493b61a80SYinan Xu      for ((wport, i) <- regfile.io.writePorts.zipWithIndex) {
15593b61a80SYinan Xu        wport.wen := inReset || wen(i)
15693b61a80SYinan Xu        wport.addr := Mux(inReset, resetWaddr(i), waddr(i))
15793b61a80SYinan Xu        wport.data := wdata(i)
15893b61a80SYinan Xu      }
15993b61a80SYinan Xu    }
160730cfbc0SXuan Hu
161730cfbc0SXuan Hu    require(debugReadAddr.nonEmpty == debugReadData.nonEmpty, "Both debug addr and data bundles should be empty or not")
16293b61a80SYinan Xu    regfile.io.debug_rports := DontCare
163730cfbc0SXuan Hu    if (debugReadAddr.nonEmpty && debugReadData.nonEmpty) {
164730cfbc0SXuan Hu      debugReadData.get := VecInit(regfile.io.debug_rports.zip(debugReadAddr.get).map { case (rport, addr) =>
16593b61a80SYinan Xu        rport.addr := addr
16693b61a80SYinan Xu        rport.data
167730cfbc0SXuan Hu      })
16893b61a80SYinan Xu    }
16993b61a80SYinan Xu  }
17093b61a80SYinan Xu}
17173faecdcSXuan Hu
17273faecdcSXuan Huobject IntRegFile {
173730cfbc0SXuan Hu  // non-return version
17473faecdcSXuan Hu  def apply(
175a1ca6e15SZhangZifei    name         : String,
17673faecdcSXuan Hu    numEntries   : Int,
17773faecdcSXuan Hu    raddr        : Seq[UInt],
178730cfbc0SXuan Hu    rdata        : Vec[UInt],
17973faecdcSXuan Hu    wen          : Seq[Bool],
18073faecdcSXuan Hu    waddr        : Seq[UInt],
18173faecdcSXuan Hu    wdata        : Seq[UInt],
182730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
183730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
18473faecdcSXuan Hu    withReset    : Boolean = false,
185730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
18673faecdcSXuan Hu    Regfile(
187730cfbc0SXuan Hu      name, numEntries, raddr, rdata, wen, waddr, wdata,
188730cfbc0SXuan Hu      hasZero = true, withReset, debugReadAddr, debugReadData)
18973faecdcSXuan Hu  }
19073faecdcSXuan Hu}
19173faecdcSXuan Hu
19273faecdcSXuan Huobject VfRegFile {
193730cfbc0SXuan Hu  // non-return version
19473faecdcSXuan Hu  def apply(
195a1ca6e15SZhangZifei    name         : String,
19673faecdcSXuan Hu    numEntries   : Int,
19773faecdcSXuan Hu    splitNum     : Int,
19873faecdcSXuan Hu    raddr        : Seq[UInt],
199730cfbc0SXuan Hu    rdata        : Vec[UInt],
20073faecdcSXuan Hu    wen          : Seq[Seq[Bool]],
20173faecdcSXuan Hu    waddr        : Seq[UInt],
20273faecdcSXuan Hu    wdata        : Seq[UInt],
203730cfbc0SXuan Hu    debugReadAddr: Option[Seq[UInt]],
204730cfbc0SXuan Hu    debugReadData: Option[Vec[UInt]],
20573faecdcSXuan Hu    withReset    : Boolean = false,
206730cfbc0SXuan Hu  )(implicit p: Parameters): Unit = {
20773faecdcSXuan Hu    require(splitNum >= 1, "splitNum should be no less than 1")
20873faecdcSXuan Hu    require(splitNum == wen.length, "splitNum should be equal to length of wen vec")
20973faecdcSXuan Hu    if (splitNum == 1) {
210730cfbc0SXuan Hu      Regfile(
211730cfbc0SXuan Hu        name, numEntries, raddr, rdata, wen.head, waddr, wdata,
212730cfbc0SXuan Hu        hasZero = false, withReset, debugReadAddr, debugReadData)
213761d728dSZhangZifei    } else {
21473faecdcSXuan Hu      val dataWidth = 64
215730cfbc0SXuan Hu      val numReadPorts = raddr.length
21673faecdcSXuan Hu      require(splitNum > 1 && wdata.head.getWidth == dataWidth * splitNum)
21773faecdcSXuan Hu      val wdataVec = Wire(Vec(splitNum, Vec(wdata.length, UInt(dataWidth.W))))
218730cfbc0SXuan Hu      val rdataVec = Wire(Vec(splitNum, Vec(raddr.length, UInt(dataWidth.W))))
219730cfbc0SXuan Hu      val debugRDataVec: Option[Vec[Vec[UInt]]] = debugReadData.map(x => Wire(Vec(splitNum, Vec(x.length, UInt(dataWidth.W)))))
22073faecdcSXuan Hu      for (i <- 0 until splitNum) {
22173faecdcSXuan Hu        wdataVec(i) := wdata.map(_ ((i + 1) * dataWidth - 1, i * dataWidth))
222730cfbc0SXuan Hu        Regfile(
223730cfbc0SXuan Hu          name + s"Part${i}", numEntries, raddr, rdataVec(i), wen(i), waddr, wdataVec(i),
224730cfbc0SXuan Hu          hasZero = false, withReset, debugReadAddr, debugRDataVec.map(_(i))
225730cfbc0SXuan Hu        )
22673faecdcSXuan Hu      }
22773faecdcSXuan Hu      for (i <- 0 until rdata.length) {
228761d728dSZhangZifei        rdata(i) := Cat(rdataVec.map(_ (i)).reverse)
22973faecdcSXuan Hu      }
230730cfbc0SXuan Hu      if (debugReadData.nonEmpty) {
231730cfbc0SXuan Hu        for (i <- 0 until debugReadData.get.length) {
232730cfbc0SXuan Hu          debugReadData.get(i) := Cat(debugRDataVec.get.map(_ (i)).reverse)
233730cfbc0SXuan Hu        }
234730cfbc0SXuan Hu      }
23573faecdcSXuan Hu    }
236761d728dSZhangZifei  }
23773faecdcSXuan Hu}