xref: /XiangShan/src/main/scala/xiangshan/backend/issue/Scheduler.scala (revision fd490615892783f3d997c6c4d5827fd793ddf832)
1package xiangshan.backend.issue
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utils.OptionWrapper
8import xiangshan._
9import xiangshan.backend.Bundles._
10import xiangshan.backend.datapath.DataConfig.{IntData, VAddrData, VecData}
11import xiangshan.backend.datapath.WbConfig.{IntWB, VfWB}
12import xiangshan.backend.fu.FuType
13import xiangshan.backend.regfile.RfWritePortWithConfig
14import xiangshan.backend.rename.BusyTable
15import xiangshan.mem.{LsqEnqCtrl, LsqEnqIO, MemWaitUpdateReq, SqPtr, LqPtr}
16
17sealed trait SchedulerType
18
19case class IntScheduler() extends SchedulerType
20case class MemScheduler() extends SchedulerType
21case class VfScheduler() extends SchedulerType
22case class NoScheduler() extends SchedulerType
23
24class Scheduler(val params: SchdBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
25  override def shouldBeInlined: Boolean = false
26
27  val numIntStateWrite = backendParams.numPregWb(IntData())
28  val numVfStateWrite = backendParams.numPregWb(VecData())
29
30  val dispatch2Iq = LazyModule(new Dispatch2Iq(params))
31  val issueQueue = params.issueBlockParams.map(x => LazyModule(new IssueQueue(x).suggestName(x.getIQName)))
32
33  lazy val module: SchedulerImpBase = params.schdType match {
34    case IntScheduler() => new SchedulerArithImp(this)(params, p)
35    case MemScheduler() => new SchedulerMemImp(this)(params, p)
36    case VfScheduler() => new SchedulerArithImp(this)(params, p)
37    case _ => null
38  }
39}
40
41class SchedulerIO()(implicit params: SchdBlockParams, p: Parameters) extends XSBundle {
42  // params alias
43  private val LoadQueueSize = VirtualLoadQueueSize
44
45  val fromTop = new Bundle {
46    val hartId = Input(UInt(8.W))
47  }
48  val fromWbFuBusyTable = new Bundle{
49    val fuBusyTableRead = MixedVec(params.issueBlockParams.map(x => Input(x.genWbFuBusyTableReadBundle)))
50  }
51  val wbFuBusyTable = MixedVec(params.issueBlockParams.map(x => Output(x.genWbFuBusyTableWriteBundle)))
52  val IQValidNumVec = Output(MixedVec(backendParams.genIQValidNumBundle))
53
54  val fromCtrlBlock = new Bundle {
55    val flush = Flipped(ValidIO(new Redirect))
56  }
57  val fromDispatch = new Bundle {
58    val allocPregs = Vec(RenameWidth, Input(new ResetPregStateReq))
59    val uops =  Vec(params.numUopIn, Flipped(DecoupledIO(new DynInst)))
60  }
61  val intWriteBack = MixedVec(Vec(backendParams.numPregWb(IntData()),
62    new RfWritePortWithConfig(backendParams.intPregParams.dataCfg, backendParams.intPregParams.addrWidth)))
63  val vfWriteBack = MixedVec(Vec(backendParams.numPregWb(VecData()),
64    new RfWritePortWithConfig(backendParams.vfPregParams.dataCfg, backendParams.vfPregParams.addrWidth)))
65  val toDataPathAfterDelay: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = MixedVec(params.issueBlockParams.map(_.genIssueDecoupledBundle))
66
67  val fromSchedulers = new Bundle {
68    val wakeupVec: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpInValidBundle)
69  }
70
71  val toSchedulers = new Bundle {
72    val wakeupVec: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpOutValidBundle
73  }
74
75  val fromDataPath = new Bundle {
76    val resp: MixedVec[MixedVec[OGRespBundle]] = MixedVec(params.issueBlockParams.map(x => Flipped(x.genOGRespBundle)))
77    val og0Cancel = Input(ExuOH(backendParams.numExu))
78    // Todo: remove this after no cancel signal from og1
79    val og1Cancel = Input(ExuOH(backendParams.numExu))
80    val cancelToBusyTable = Vec(backendParams.numExu, Flipped(ValidIO(new CancelSignal)))
81    // just be compatible to old code
82    def apply(i: Int)(j: Int) = resp(i)(j)
83  }
84
85  val loadFinalIssueResp = MixedVec(params.issueBlockParams.map(x => MixedVec(Vec(x.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle()(p, x)))))))
86  val memAddrIssueResp = MixedVec(params.issueBlockParams.map(x => MixedVec(Vec(x.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle()(p, x)))))))
87
88  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
89
90  val memIO = if (params.isMemSchd) Some(new Bundle {
91    val lsqEnqIO = Flipped(new LsqEnqIO)
92  }) else None
93  val fromMem = if (params.isMemSchd) Some(new Bundle {
94    val ldaFeedback = Flipped(Vec(params.LduCnt, new MemRSFeedbackIO))
95    val staFeedback = Flipped(Vec(params.StaCnt, new MemRSFeedbackIO))
96    val hyuFeedback = Flipped(Vec(params.HyuCnt, new MemRSFeedbackIO))
97    val vstuFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true)))
98    val vlduFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true)))
99    val stIssuePtr = Input(new SqPtr())
100    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
101    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB
102    val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
103    val lqDeqPtr = Input(new LqPtr)
104    val sqDeqPtr = Input(new SqPtr)
105    // from lsq
106    val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W))
107    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
108    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
109  }) else None
110  val toMem = if (params.isMemSchd) Some(new Bundle {
111    val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
112  }) else None
113}
114
115abstract class SchedulerImpBase(wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters)
116  extends LazyModuleImp(wrapper)
117    with HasXSParameter
118{
119  val io = IO(new SchedulerIO())
120
121  // alias
122  private val iqWakeUpInMap: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] =
123    io.fromSchedulers.wakeupVec.map(x => (x.bits.exuIdx, x)).toMap
124  private val schdType = params.schdType
125
126  // Modules
127  val dispatch2Iq: Dispatch2IqImp = wrapper.dispatch2Iq.module
128  val issueQueues: Seq[IssueQueueImp] = wrapper.issueQueue.map(_.module)
129  if (params.isIntSchd) {
130    dispatch2Iq.io.IQValidNumVec.get := io.IQValidNumVec
131    io.IQValidNumVec := MixedVecInit(issueQueues.map(_.io.validCntDeqVec))
132  }
133  else io.IQValidNumVec := 0.U.asTypeOf(io.IQValidNumVec)
134
135  // valid count
136  dispatch2Iq.io.iqValidCnt := issueQueues.filter(_.params.StdCnt == 0).map(_.io.status.validCnt)
137
138  // BusyTable Modules
139  val intBusyTable = schdType match {
140    case IntScheduler() | MemScheduler() => Some(Module(new BusyTable(dispatch2Iq.numIntStateRead, wrapper.numIntStateWrite, IntPhyRegs, IntWB())))
141    case _ => None
142  }
143
144  val vfBusyTable = schdType match {
145    case VfScheduler() | MemScheduler() => Some(Module(new BusyTable(dispatch2Iq.numVfStateRead, wrapper.numVfStateWrite, VfPhyRegs, VfWB())))
146    case _ => None
147  }
148
149  dispatch2Iq.io match { case dp2iq =>
150    dp2iq.redirect <> io.fromCtrlBlock.flush
151    dp2iq.in <> io.fromDispatch.uops
152    dp2iq.readIntState.foreach(_ <> intBusyTable.get.io.read)
153    dp2iq.readVfState.foreach(_ <> vfBusyTable.get.io.read)
154  }
155
156  intBusyTable match {
157    case Some(bt) =>
158      bt.io.allocPregs.zip(io.fromDispatch.allocPregs).foreach { case (btAllocPregs, dpAllocPregs) =>
159        btAllocPregs.valid := dpAllocPregs.isInt
160        btAllocPregs.bits := dpAllocPregs.preg
161      }
162      bt.io.wbPregs.zipWithIndex.foreach { case (wb, i) =>
163        wb.valid := io.intWriteBack(i).wen && io.intWriteBack(i).intWen
164        wb.bits := io.intWriteBack(i).addr
165      }
166      bt.io.wakeUp := io.fromSchedulers.wakeupVec
167      bt.io.cancel := io.fromDataPath.cancelToBusyTable
168      bt.io.ldCancel := io.ldCancel
169    case None =>
170  }
171
172  vfBusyTable match {
173    case Some(bt) =>
174      bt.io.allocPregs.zip(io.fromDispatch.allocPregs).foreach { case (btAllocPregs, dpAllocPregs) =>
175        btAllocPregs.valid := dpAllocPregs.isFp
176        btAllocPregs.bits := dpAllocPregs.preg
177      }
178      bt.io.wbPregs.zipWithIndex.foreach { case (wb, i) =>
179        wb.valid := io.vfWriteBack(i).wen && (io.vfWriteBack(i).fpWen || io.vfWriteBack(i).vecWen)
180        wb.bits := io.vfWriteBack(i).addr
181      }
182      bt.io.wakeUp := io.fromSchedulers.wakeupVec
183      bt.io.cancel := io.fromDataPath.cancelToBusyTable
184      bt.io.ldCancel := io.ldCancel
185    case None =>
186  }
187
188  val wakeupFromIntWBVec = Wire(params.genIntWBWakeUpSinkValidBundle)
189  val wakeupFromVfWBVec = Wire(params.genVfWBWakeUpSinkValidBundle)
190
191  wakeupFromIntWBVec.zip(io.intWriteBack).foreach { case (sink, source) =>
192    sink.valid := source.wen
193    sink.bits.rfWen := source.intWen
194    sink.bits.fpWen := source.fpWen
195    sink.bits.vecWen := source.vecWen
196    sink.bits.pdest := source.addr
197  }
198
199  wakeupFromVfWBVec.zip(io.vfWriteBack).foreach { case (sink, source) =>
200    sink.valid := source.wen
201    sink.bits.rfWen := source.intWen
202    sink.bits.fpWen := source.fpWen
203    sink.bits.vecWen := source.vecWen
204    sink.bits.pdest := source.addr
205  }
206
207  // Connect bundles having the same wakeup source
208  issueQueues.zipWithIndex.foreach { case(iq, i) =>
209    iq.io.wakeupFromIQ.foreach { wakeUp =>
210      val wakeUpIn = iqWakeUpInMap(wakeUp.bits.exuIdx)
211      val exuIdx = wakeUp.bits.exuIdx
212      println(s"[Backend] Connect wakeup exuIdx ${exuIdx}")
213      connectSamePort(wakeUp,wakeUpIn)
214      backendParams.connectWakeup(exuIdx)
215      if (backendParams.isCopyPdest(exuIdx)) {
216        println(s"[Backend] exuIdx ${exuIdx} use pdestCopy ${backendParams.getCopyPdestIndex(exuIdx)}")
217        wakeUp.bits.pdest := wakeUpIn.bits.pdestCopy.get(backendParams.getCopyPdestIndex(exuIdx))
218        if (wakeUpIn.bits.rfWenCopy.nonEmpty) wakeUp.bits.rfWen := wakeUpIn.bits.rfWenCopy.get(backendParams.getCopyPdestIndex(exuIdx))
219        if (wakeUpIn.bits.fpWenCopy.nonEmpty) wakeUp.bits.fpWen := wakeUpIn.bits.fpWenCopy.get(backendParams.getCopyPdestIndex(exuIdx))
220        if (wakeUpIn.bits.vecWenCopy.nonEmpty) wakeUp.bits.vecWen := wakeUpIn.bits.vecWenCopy.get(backendParams.getCopyPdestIndex(exuIdx))
221        if (wakeUpIn.bits.loadDependencyCopy.nonEmpty) wakeUp.bits.loadDependency := wakeUpIn.bits.loadDependencyCopy.get(backendParams.getCopyPdestIndex(exuIdx))
222      }
223      if (iq.params.numIntSrc == 0) wakeUp.bits.rfWen := false.B
224      if (iq.params.numFpSrc == 0)  wakeUp.bits.fpWen := false.B
225      if (iq.params.numVfSrc == 0)  wakeUp.bits.vecWen := false.B
226    }
227    iq.io.og0Cancel := io.fromDataPath.og0Cancel
228    iq.io.og1Cancel := io.fromDataPath.og1Cancel
229    iq.io.ldCancel := io.ldCancel
230  }
231
232  private val iqWakeUpOutMap: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] =
233    issueQueues.flatMap(_.io.wakeupToIQ)
234      .map(x => (x.bits.exuIdx, x))
235      .toMap
236
237  // Connect bundles having the same wakeup source
238  io.toSchedulers.wakeupVec.foreach { wakeUp =>
239    wakeUp := iqWakeUpOutMap(wakeUp.bits.exuIdx)
240  }
241
242  io.toDataPathAfterDelay.zipWithIndex.foreach { case (toDpDy, i) =>
243    toDpDy <> issueQueues(i).io.deqDelay
244  }
245
246  // Response
247  issueQueues.zipWithIndex.foreach { case (iq, i) =>
248    iq.io.og0Resp.zipWithIndex.foreach { case (og0Resp, j) =>
249      og0Resp := io.fromDataPath(i)(j).og0resp
250    }
251    iq.io.og1Resp.zipWithIndex.foreach { case (og1Resp, j) =>
252      og1Resp := io.fromDataPath(i)(j).og1resp
253    }
254    iq.io.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, j) =>
255      if (io.loadFinalIssueResp(i).isDefinedAt(j)) {
256        finalIssueResp := io.loadFinalIssueResp(i)(j)
257      } else {
258        finalIssueResp := 0.U.asTypeOf(finalIssueResp)
259      }
260    })
261    iq.io.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, j) =>
262      if (io.memAddrIssueResp(i).isDefinedAt(j)) {
263        memAddrIssueResp := io.memAddrIssueResp(i)(j)
264      } else {
265        memAddrIssueResp := 0.U.asTypeOf(memAddrIssueResp)
266      }
267    })
268    iq.io.wbBusyTableRead := io.fromWbFuBusyTable.fuBusyTableRead(i)
269    io.wbFuBusyTable(i) := iq.io.wbBusyTableWrite
270  }
271
272  println(s"[Scheduler] io.fromSchedulers.wakeupVec: ${io.fromSchedulers.wakeupVec.map(x => backendParams.getExuName(x.bits.exuIdx))}")
273  println(s"[Scheduler] iqWakeUpInKeys: ${iqWakeUpInMap.keys}")
274
275  println(s"[Scheduler] iqWakeUpOutKeys: ${iqWakeUpOutMap.keys}")
276  println(s"[Scheduler] io.toSchedulers.wakeupVec: ${io.toSchedulers.wakeupVec.map(x => backendParams.getExuName(x.bits.exuIdx))}")
277}
278
279class SchedulerArithImp(override val wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters)
280  extends SchedulerImpBase(wrapper)
281    with HasXSParameter
282{
283//  dontTouch(io.vfWbFuBusyTable)
284  println(s"[SchedulerArithImp] " +
285    s"has intBusyTable: ${intBusyTable.nonEmpty}, " +
286    s"has vfBusyTable: ${vfBusyTable.nonEmpty}")
287
288  issueQueues.zipWithIndex.foreach { case (iq, i) =>
289    iq.io.flush <> io.fromCtrlBlock.flush
290    iq.io.enq <> dispatch2Iq.io.out(i)
291    val intWBIQ = params.schdType match {
292      case IntScheduler() => wakeupFromIntWBVec.zipWithIndex.filter(x => iq.params.needWakeupFromIntWBPort.keys.toSeq.contains(x._2)).map(_._1)
293      case VfScheduler() => wakeupFromVfWBVec
294      case _ => null
295    }
296    iq.io.wakeupFromWB.zip(intWBIQ).foreach{ case (sink, source) => sink := source}
297  }
298}
299
300// FIXME: Vector mem instructions may not be handled properly!
301class SchedulerMemImp(override val wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters)
302  extends SchedulerImpBase(wrapper)
303    with HasXSParameter
304{
305  println(s"[SchedulerMemImp] " +
306    s"has intBusyTable: ${intBusyTable.nonEmpty}, " +
307    s"has vfBusyTable: ${vfBusyTable.nonEmpty}")
308
309  val memAddrIQs = issueQueues.filter(_.params.isMemAddrIQ)
310  val stAddrIQs = issueQueues.filter(iq => iq.params.StaCnt > 0) // included in memAddrIQs
311  val ldAddrIQs = issueQueues.filter(iq => iq.params.LduCnt > 0)
312  val stDataIQs = issueQueues.filter(iq => iq.params.StdCnt > 0)
313  val vecMemIQs = issueQueues.filter(_.params.isVecMemIQ)
314  val (hyuIQs, hyuIQIdxs) = issueQueues.zipWithIndex.filter(_._1.params.HyuCnt > 0).unzip
315
316  println(s"[SchedulerMemImp] memAddrIQs.size: ${memAddrIQs.size}, enq.size: ${memAddrIQs.map(_.io.enq.size).sum}")
317  println(s"[SchedulerMemImp] stAddrIQs.size:  ${stAddrIQs.size }, enq.size: ${stAddrIQs.map(_.io.enq.size).sum}")
318  println(s"[SchedulerMemImp] ldAddrIQs.size:  ${ldAddrIQs.size }, enq.size: ${ldAddrIQs.map(_.io.enq.size).sum}")
319  println(s"[SchedulerMemImp] stDataIQs.size:  ${stDataIQs.size }, enq.size: ${stDataIQs.map(_.io.enq.size).sum}")
320  println(s"[SchedulerMemImp] hyuIQs.size:     ${hyuIQs.size    }, enq.size: ${hyuIQs.map(_.io.enq.size).sum}")
321  require(memAddrIQs.nonEmpty && stDataIQs.nonEmpty)
322
323  io.toMem.get.loadFastMatch := 0.U.asTypeOf(io.toMem.get.loadFastMatch) // TODO: is still needed?
324
325  private val loadWakeUp = issueQueues.filter(_.params.LdExuCnt > 0).map(_.asInstanceOf[IssueQueueMemAddrImp].io.memIO.get.loadWakeUp).flatten
326  require(loadWakeUp.length == io.fromMem.get.wakeup.length)
327  loadWakeUp.zip(io.fromMem.get.wakeup).foreach(x => x._1 := x._2)
328
329  memAddrIQs.zipWithIndex.foreach { case (iq, i) =>
330    iq.io.flush <> io.fromCtrlBlock.flush
331    iq.io.enq <> dispatch2Iq.io.out(i)
332    iq.io.wakeupFromWB.zip(wakeupFromIntWBVec.zipWithIndex.filter(x => iq.params.needWakeupFromIntWBPort.keys.toSeq.contains(x._2)).map(_._1) ++ wakeupFromVfWBVec).foreach{ case (sink, source) => sink := source}
333  }
334
335  ldAddrIQs.zipWithIndex.foreach {
336    case (imp: IssueQueueMemAddrImp, i) =>
337      imp.io.memIO.get.feedbackIO.head := 0.U.asTypeOf(imp.io.memIO.get.feedbackIO.head)
338      imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr
339      imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq
340    case _ =>
341  }
342
343  stAddrIQs.zipWithIndex.foreach {
344    case (imp: IssueQueueMemAddrImp, i) =>
345      imp.io.memIO.get.feedbackIO.head := io.fromMem.get.staFeedback(i)
346      imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr
347      imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq
348    case _ =>
349  }
350
351  hyuIQs.zip(hyuIQIdxs).foreach {
352    case (imp: IssueQueueMemAddrImp, idx) =>
353      imp.io.memIO.get.feedbackIO.head := io.fromMem.get.hyuFeedback.head
354      imp.io.memIO.get.feedbackIO(1) := 0.U.asTypeOf(imp.io.memIO.get.feedbackIO(1))
355      imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr
356      imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq
357      // TODO: refactor ditry code
358      imp.io.deqDelay(1).ready := false.B
359      io.toDataPathAfterDelay(idx)(1).valid := false.B
360      io.toDataPathAfterDelay(idx)(1).bits := 0.U.asTypeOf(io.toDataPathAfterDelay(idx)(1).bits)
361    case _ =>
362  }
363
364  private val staIdxSeq = (stAddrIQs).map(iq => iq.params.idxInSchBlk)
365  private val hyaIdxSeq = (hyuIQs).map(iq => iq.params.idxInSchBlk)
366
367  println(s"[SchedulerMemImp] sta iq idx in memSchdBlock: $staIdxSeq")
368  println(s"[SchedulerMemImp] hya iq idx in memSchdBlock: $hyaIdxSeq")
369
370  private val staEnqs = stAddrIQs.map(_.io.enq).flatten
371  private val stdEnqs = stDataIQs.map(_.io.enq).flatten.take(staEnqs.size)
372  private val hyaEnqs = hyuIQs.map(_.io.enq).flatten
373  private val hydEnqs = stDataIQs.map(_.io.enq).flatten.drop(staEnqs.size)
374
375  require(staEnqs.size == stdEnqs.size, s"number of enq ports of store address IQs(${staEnqs.size}) " +
376  s"should be equal to number of enq ports of store data IQs(${stdEnqs.size})")
377
378  require(hyaEnqs.size == hydEnqs.size, s"number of enq ports of hybrid address IQs(${hyaEnqs.size}) " +
379  s"should be equal to number of enq ports of hybrid data IQs(${hydEnqs.size})")
380
381  val d2IqStaOut = dispatch2Iq.io.out.zipWithIndex.filter(staIdxSeq contains _._2).unzip._1.flatten
382  d2IqStaOut.zip(staEnqs).zip(stdEnqs).foreach{ case((dp, staIQ), stdIQ) =>
383    val isAllReady = staIQ.ready && stdIQ.ready
384    dp.ready := isAllReady
385    staIQ.valid := dp.valid && isAllReady
386    stdIQ.valid := dp.valid && isAllReady && FuType.FuTypeOrR(dp.bits.fuType, FuType.stu, FuType.mou)
387  }
388
389  val d2IqHyaOut = dispatch2Iq.io.out.zipWithIndex.filter(hyaIdxSeq contains _._2).unzip._1.flatten
390  d2IqHyaOut.zip(hyaEnqs).zip(hydEnqs).foreach{ case((dp, hyaIQ), hydIQ) =>
391    val isAllReady = hyaIQ.ready && hydIQ.ready
392    dp.ready := isAllReady
393    hyaIQ.valid := dp.valid && isAllReady
394    hydIQ.valid := dp.valid && isAllReady && FuType.FuTypeOrR(dp.bits.fuType, FuType.stu, FuType.mou)
395  }
396
397  stDataIQs.zipWithIndex.foreach { case (iq, i) =>
398    iq.io.flush <> io.fromCtrlBlock.flush
399    iq.io.wakeupFromWB.zip(wakeupFromIntWBVec.zipWithIndex.filter(x => iq.params.needWakeupFromIntWBPort.keys.toSeq.contains(x._2)).map(_._1).toSeq ++ wakeupFromVfWBVec).foreach{ case (sink, source) => sink := source}
400  }
401
402  (stdEnqs ++ hydEnqs).zip(staEnqs ++ hyaEnqs).zipWithIndex.foreach { case ((stdIQEnq, staIQEnq), i) =>
403    stdIQEnq.bits  := staIQEnq.bits
404    // Store data reuses store addr src(1) in dispatch2iq
405    // [dispatch2iq] --src*------src*(0)--> [staIQ|hyaIQ]
406    //                       \
407    //                        ---src*(1)--> [stdIQ]
408    // Since the src(1) of sta is easier to get, stdIQEnq.bits.src*(0) is assigned to staIQEnq.bits.src*(1)
409    // instead of dispatch2Iq.io.out(x).bits.src*(1)
410    val stdIdx = 1
411    stdIQEnq.bits.srcState(0) := staIQEnq.bits.srcState(stdIdx)
412    stdIQEnq.bits.srcLoadDependency(0) := staIQEnq.bits.srcLoadDependency(1)
413      stdIQEnq.bits.srcType(0) := staIQEnq.bits.srcType(stdIdx)
414    stdIQEnq.bits.psrc(0) := staIQEnq.bits.psrc(stdIdx)
415    stdIQEnq.bits.sqIdx := staIQEnq.bits.sqIdx
416  }
417
418  vecMemIQs.foreach {
419    case imp: IssueQueueVecMemImp =>
420      imp.io.memIO.get.sqDeqPtr.foreach(_ := io.fromMem.get.sqDeqPtr)
421      imp.io.memIO.get.lqDeqPtr.foreach(_ := io.fromMem.get.lqDeqPtr)
422      // not used
423      imp.io.memIO.get.feedbackIO.head := io.fromMem.get.vstuFeedback.head // only vector store replay
424      // maybe not used
425      imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr
426      imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq
427      imp.io.wakeupFromWB.zip(wakeupFromIntWBVec.zipWithIndex.filter(x => imp.params.needWakeupFromIntWBPort.keys.toSeq.contains(x._2)).map(_._1).toSeq ++ wakeupFromVfWBVec).foreach{ case (sink, source) => sink := source}
428
429    case _ =>
430  }
431
432  val lsqEnqCtrl = Module(new LsqEnqCtrl)
433
434  lsqEnqCtrl.io.redirect <> io.fromCtrlBlock.flush
435  lsqEnqCtrl.io.enq <> dispatch2Iq.io.enqLsqIO.get
436  lsqEnqCtrl.io.lcommit := io.fromMem.get.lcommit
437  lsqEnqCtrl.io.scommit := io.fromMem.get.scommit
438  lsqEnqCtrl.io.lqCancelCnt := io.fromMem.get.lqCancelCnt
439  lsqEnqCtrl.io.sqCancelCnt := io.fromMem.get.sqCancelCnt
440  dispatch2Iq.io.lqFreeCount.get := lsqEnqCtrl.io.lqFreeCount
441  dispatch2Iq.io.sqFreeCount.get := lsqEnqCtrl.io.sqFreeCount
442  io.memIO.get.lsqEnqIO <> lsqEnqCtrl.io.enqLsq
443}
444