1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7730cfbc0SXuan Huimport xiangshan._ 810fe9778SXuan Huimport xiangshan.backend.Bundles._ 939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.{IntData, VAddrData, VecData} 1039c59369SXuan Huimport xiangshan.backend.datapath.WbConfig.{IntWB, VfWB} 11e62b6911SXuan Huimport xiangshan.backend.fu.FuType 12730cfbc0SXuan Huimport xiangshan.backend.regfile.RfWritePortWithConfig 13730cfbc0SXuan Huimport xiangshan.backend.rename.BusyTable 14*2d270511Ssinsanctionimport xiangshan.mem.{LsqEnqCtrl, LsqEnqIO, MemWaitUpdateReq, SqPtr, LqPtr} 15730cfbc0SXuan Hu 16730cfbc0SXuan Husealed trait SchedulerType 17730cfbc0SXuan Hu 18730cfbc0SXuan Hucase class IntScheduler() extends SchedulerType 19730cfbc0SXuan Hucase class MemScheduler() extends SchedulerType 20730cfbc0SXuan Hucase class VfScheduler() extends SchedulerType 21730cfbc0SXuan Hucase class NoScheduler() extends SchedulerType 22730cfbc0SXuan Hu 23730cfbc0SXuan Huclass Scheduler(val params: SchdBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 241ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 251ca4a39dSXuan Hu 2639c59369SXuan Hu val numIntStateWrite = backendParams.numPregWb(IntData()) 2739c59369SXuan Hu val numVfStateWrite = backendParams.numPregWb(VecData()) 28730cfbc0SXuan Hu 29730cfbc0SXuan Hu val dispatch2Iq = LazyModule(new Dispatch2Iq(params)) 30730cfbc0SXuan Hu val issueQueue = params.issueBlockParams.map(x => LazyModule(new IssueQueue(x).suggestName(x.getIQName))) 31730cfbc0SXuan Hu 3283ba63b3SXuan Hu lazy val module: SchedulerImpBase = params.schdType match { 33730cfbc0SXuan Hu case IntScheduler() => new SchedulerArithImp(this)(params, p) 34730cfbc0SXuan Hu case MemScheduler() => new SchedulerMemImp(this)(params, p) 35730cfbc0SXuan Hu case VfScheduler() => new SchedulerArithImp(this)(params, p) 36730cfbc0SXuan Hu case _ => null 37730cfbc0SXuan Hu } 38730cfbc0SXuan Hu} 39730cfbc0SXuan Hu 407f8233d5SHaojin Tangclass SchedulerIO()(implicit params: SchdBlockParams, p: Parameters) extends XSBundle { 4168d13085SXuan Hu // params alias 427f8233d5SHaojin Tang private val LoadQueueSize = VirtualLoadQueueSize 4368d13085SXuan Hu 44730cfbc0SXuan Hu val fromTop = new Bundle { 45730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 46730cfbc0SXuan Hu } 472e0a7dc5Sfdy val fromWbFuBusyTable = new Bundle{ 482e0a7dc5Sfdy val fuBusyTableRead = MixedVec(params.issueBlockParams.map(x => Input(x.genWbFuBusyTableReadBundle))) 492e0a7dc5Sfdy } 50dd970561SzhanglyGit val wbFuBusyTable = MixedVec(params.issueBlockParams.map(x => Output(x.genWbFuBusyTableWriteBundle))) 51dd970561SzhanglyGit 52730cfbc0SXuan Hu val fromCtrlBlock = new Bundle { 53730cfbc0SXuan Hu val pcVec = Input(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W))) 54730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 55730cfbc0SXuan Hu } 56730cfbc0SXuan Hu val fromDispatch = new Bundle { 57730cfbc0SXuan Hu val allocPregs = Vec(RenameWidth, Input(new ResetPregStateReq)) 58730cfbc0SXuan Hu val uops = Vec(params.numUopIn, Flipped(DecoupledIO(new DynInst))) 59730cfbc0SXuan Hu } 6039c59369SXuan Hu val intWriteBack = MixedVec(Vec(backendParams.numPregWb(IntData()), 61730cfbc0SXuan Hu new RfWritePortWithConfig(backendParams.intPregParams.dataCfg, backendParams.intPregParams.addrWidth))) 6239c59369SXuan Hu val vfWriteBack = MixedVec(Vec(backendParams.numPregWb(VecData()), 63730cfbc0SXuan Hu new RfWritePortWithConfig(backendParams.vfPregParams.dataCfg, backendParams.vfPregParams.addrWidth))) 6410fe9778SXuan Hu val toDataPath: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = MixedVec(params.issueBlockParams.map(_.genIssueDecoupledBundle)) 6559ef6009Sxiaofeibao-xjtu val toDataPathAfterDelay: MixedVec[MixedVec[DecoupledIO[IssueQueueIssueBundle]]] = MixedVec(params.issueBlockParams.map(_.genIssueDecoupledBundle)) 6659ef6009Sxiaofeibao-xjtu val fromCancelNetwork = Flipped(MixedVec(params.issueBlockParams.map(_.genIssueDecoupledBundle))) 67730cfbc0SXuan Hu 68bf35baadSXuan Hu val fromSchedulers = new Bundle { 69c0be7f33SXuan Hu val wakeupVec: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpInValidBundle) 70bf35baadSXuan Hu } 71bf35baadSXuan Hu 72bf35baadSXuan Hu val toSchedulers = new Bundle { 73c0be7f33SXuan Hu val wakeupVec: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpOutValidBundle 74bf35baadSXuan Hu } 75bf35baadSXuan Hu 76c0be7f33SXuan Hu val fromDataPath = new Bundle { 7710fe9778SXuan Hu val resp: MixedVec[MixedVec[OGRespBundle]] = MixedVec(params.issueBlockParams.map(x => Flipped(x.genOGRespBundle))) 787a96cc7fSHaojin Tang val og0Cancel = Input(ExuOH(backendParams.numExu)) 79ea46c302SXuan Hu // Todo: remove this after no cancel signal from og1 807a96cc7fSHaojin Tang val og1Cancel = Input(ExuOH(backendParams.numExu)) 81bc7d6943SzhanglyGit val cancelToBusyTable = Vec(backendParams.numExu, Flipped(ValidIO(new CancelSignal))) 82c0be7f33SXuan Hu // just be compatible to old code 83c0be7f33SXuan Hu def apply(i: Int)(j: Int) = resp(i)(j) 84c0be7f33SXuan Hu } 85c0be7f33SXuan Hu 868a66c02cSXuan Hu val loadFinalIssueResp = MixedVec(params.issueBlockParams.map(x => MixedVec(Vec(x.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle()(p, x))))))) 878a66c02cSXuan Hu val memAddrIssueResp = MixedVec(params.issueBlockParams.map(x => MixedVec(Vec(x.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle()(p, x))))))) 880f55a0d3SHaojin Tang 896810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 90c0be7f33SXuan Hu 91730cfbc0SXuan Hu val memIO = if (params.isMemSchd) Some(new Bundle { 92730cfbc0SXuan Hu val lsqEnqIO = Flipped(new LsqEnqIO) 93730cfbc0SXuan Hu }) else None 94730cfbc0SXuan Hu val fromMem = if (params.isMemSchd) Some(new Bundle { 957b753bebSXuan Hu val ldaFeedback = Flipped(Vec(params.LduCnt, new MemRSFeedbackIO)) 967b753bebSXuan Hu val staFeedback = Flipped(Vec(params.StaCnt, new MemRSFeedbackIO)) 978f1fa9b1Ssfencevma val hyuFeedback = Flipped(Vec(params.HyuCnt, new MemRSFeedbackIO)) 98730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr()) 99730cfbc0SXuan Hu val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 100730cfbc0SXuan Hu val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB 101*2d270511Ssinsanction val lqDeqPtr = Input(new LqPtr) 102*2d270511Ssinsanction val sqDeqPtr = Input(new SqPtr) 103730cfbc0SXuan Hu // from lsq 104730cfbc0SXuan Hu val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W)) 105730cfbc0SXuan Hu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 106730cfbc0SXuan Hu val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 107730cfbc0SXuan Hu }) else None 108730cfbc0SXuan Hu val toMem = if (params.isMemSchd) Some(new Bundle { 109730cfbc0SXuan Hu val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 110730cfbc0SXuan Hu }) else None 111730cfbc0SXuan Hu} 112730cfbc0SXuan Hu 113730cfbc0SXuan Huabstract class SchedulerImpBase(wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters) 114730cfbc0SXuan Hu extends LazyModuleImp(wrapper) 115730cfbc0SXuan Hu with HasXSParameter 116730cfbc0SXuan Hu{ 117730cfbc0SXuan Hu val io = IO(new SchedulerIO()) 118730cfbc0SXuan Hu 119730cfbc0SXuan Hu // alias 120c0be7f33SXuan Hu private val iqWakeUpInMap: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = 121c0be7f33SXuan Hu io.fromSchedulers.wakeupVec.map(x => (x.bits.exuIdx, x)).toMap 122730cfbc0SXuan Hu private val schdType = params.schdType 123730cfbc0SXuan Hu 124730cfbc0SXuan Hu // Modules 125730cfbc0SXuan Hu val dispatch2Iq: Dispatch2IqImp = wrapper.dispatch2Iq.module 126730cfbc0SXuan Hu val issueQueues: Seq[IssueQueueImp] = wrapper.issueQueue.map(_.module) 127730cfbc0SXuan Hu 128730cfbc0SXuan Hu // BusyTable Modules 129730cfbc0SXuan Hu val intBusyTable = schdType match { 130bc7d6943SzhanglyGit case IntScheduler() | MemScheduler() => Some(Module(new BusyTable(dispatch2Iq.numIntStateRead, wrapper.numIntStateWrite, IntPhyRegs, IntWB()))) 131730cfbc0SXuan Hu case _ => None 132730cfbc0SXuan Hu } 133730cfbc0SXuan Hu 134730cfbc0SXuan Hu val vfBusyTable = schdType match { 135bc7d6943SzhanglyGit case VfScheduler() | MemScheduler() => Some(Module(new BusyTable(dispatch2Iq.numVfStateRead, wrapper.numVfStateWrite, VfPhyRegs, VfWB()))) 136730cfbc0SXuan Hu case _ => None 137730cfbc0SXuan Hu } 138730cfbc0SXuan Hu 139730cfbc0SXuan Hu dispatch2Iq.io match { case dp2iq => 140730cfbc0SXuan Hu dp2iq.redirect <> io.fromCtrlBlock.flush 141730cfbc0SXuan Hu dp2iq.in <> io.fromDispatch.uops 142730cfbc0SXuan Hu dp2iq.readIntState.foreach(_ <> intBusyTable.get.io.read) 143730cfbc0SXuan Hu dp2iq.readVfState.foreach(_ <> vfBusyTable.get.io.read) 144730cfbc0SXuan Hu } 145730cfbc0SXuan Hu 146730cfbc0SXuan Hu intBusyTable match { 147730cfbc0SXuan Hu case Some(bt) => 148730cfbc0SXuan Hu bt.io.allocPregs.zip(io.fromDispatch.allocPregs).foreach { case (btAllocPregs, dpAllocPregs) => 149730cfbc0SXuan Hu btAllocPregs.valid := dpAllocPregs.isInt 150730cfbc0SXuan Hu btAllocPregs.bits := dpAllocPregs.preg 151730cfbc0SXuan Hu } 152730cfbc0SXuan Hu bt.io.wbPregs.zipWithIndex.foreach { case (wb, i) => 153730cfbc0SXuan Hu wb.valid := io.intWriteBack(i).wen && io.intWriteBack(i).intWen 154730cfbc0SXuan Hu wb.bits := io.intWriteBack(i).addr 155730cfbc0SXuan Hu } 156bc7d6943SzhanglyGit bt.io.wakeUp := io.fromSchedulers.wakeupVec 157bc7d6943SzhanglyGit bt.io.cancel := io.fromDataPath.cancelToBusyTable 158730cfbc0SXuan Hu case None => 159730cfbc0SXuan Hu } 160730cfbc0SXuan Hu 161730cfbc0SXuan Hu vfBusyTable match { 162730cfbc0SXuan Hu case Some(bt) => 163730cfbc0SXuan Hu bt.io.allocPregs.zip(io.fromDispatch.allocPregs).foreach { case (btAllocPregs, dpAllocPregs) => 164730cfbc0SXuan Hu btAllocPregs.valid := dpAllocPregs.isFp 165730cfbc0SXuan Hu btAllocPregs.bits := dpAllocPregs.preg 166730cfbc0SXuan Hu } 167730cfbc0SXuan Hu bt.io.wbPregs.zipWithIndex.foreach { case (wb, i) => 168730cfbc0SXuan Hu wb.valid := io.vfWriteBack(i).wen && (io.vfWriteBack(i).fpWen || io.vfWriteBack(i).vecWen) 169730cfbc0SXuan Hu wb.bits := io.vfWriteBack(i).addr 170730cfbc0SXuan Hu } 171bc7d6943SzhanglyGit bt.io.wakeUp := io.fromSchedulers.wakeupVec 172bc7d6943SzhanglyGit bt.io.cancel := io.fromDataPath.cancelToBusyTable 173730cfbc0SXuan Hu case None => 174730cfbc0SXuan Hu } 175730cfbc0SXuan Hu 176c0be7f33SXuan Hu val wakeupFromWBVec = Wire(params.genWBWakeUpSinkValidBundle) 177730cfbc0SXuan Hu val writeback = params.schdType match { 178730cfbc0SXuan Hu case IntScheduler() => io.intWriteBack 179730cfbc0SXuan Hu case MemScheduler() => io.intWriteBack ++ io.vfWriteBack 180730cfbc0SXuan Hu case VfScheduler() => io.vfWriteBack 181730cfbc0SXuan Hu case _ => Seq() 182730cfbc0SXuan Hu } 183730cfbc0SXuan Hu wakeupFromWBVec.zip(writeback).foreach { case (sink, source) => 184730cfbc0SXuan Hu sink.valid := source.wen 185730cfbc0SXuan Hu sink.bits.rfWen := source.intWen 186730cfbc0SXuan Hu sink.bits.fpWen := source.fpWen 187730cfbc0SXuan Hu sink.bits.vecWen := source.vecWen 188730cfbc0SXuan Hu sink.bits.pdest := source.addr 189730cfbc0SXuan Hu } 190730cfbc0SXuan Hu 191bf35baadSXuan Hu // Connect bundles having the same wakeup source 19259ef6009Sxiaofeibao-xjtu issueQueues.zipWithIndex.foreach { case(iq, i) => 193bf35baadSXuan Hu iq.io.wakeupFromIQ.foreach { wakeUp => 194c0be7f33SXuan Hu wakeUp := iqWakeUpInMap(wakeUp.bits.exuIdx) 195bf35baadSXuan Hu } 196ea46c302SXuan Hu iq.io.og0Cancel := io.fromDataPath.og0Cancel 197ea46c302SXuan Hu iq.io.og1Cancel := io.fromDataPath.og1Cancel 1980f55a0d3SHaojin Tang iq.io.ldCancel := io.ldCancel 19959ef6009Sxiaofeibao-xjtu iq.io.fromCancelNetwork <> io.fromCancelNetwork(i) 200bf35baadSXuan Hu } 201bf35baadSXuan Hu 202c0be7f33SXuan Hu private val iqWakeUpOutMap: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = 203bf35baadSXuan Hu issueQueues.flatMap(_.io.wakeupToIQ) 204c0be7f33SXuan Hu .map(x => (x.bits.exuIdx, x)) 205bf35baadSXuan Hu .toMap 206bf35baadSXuan Hu 207bf35baadSXuan Hu // Connect bundles having the same wakeup source 208bf35baadSXuan Hu io.toSchedulers.wakeupVec.foreach { wakeUp => 209c0be7f33SXuan Hu wakeUp := iqWakeUpOutMap(wakeUp.bits.exuIdx) 210bf35baadSXuan Hu } 211bf35baadSXuan Hu 212730cfbc0SXuan Hu io.toDataPath.zipWithIndex.foreach { case (toDp, i) => 213730cfbc0SXuan Hu toDp <> issueQueues(i).io.deq 214730cfbc0SXuan Hu } 21559ef6009Sxiaofeibao-xjtu io.toDataPathAfterDelay.zipWithIndex.foreach { case (toDpDy, i) => 21659ef6009Sxiaofeibao-xjtu toDpDy <> issueQueues(i).io.deqDelay 21759ef6009Sxiaofeibao-xjtu } 218bf35baadSXuan Hu 219f99b81adSHaojin Tang // Response 220f99b81adSHaojin Tang issueQueues.zipWithIndex.foreach { case (iq, i) => 221f99b81adSHaojin Tang iq.io.deqResp.zipWithIndex.foreach { case (deqResp, j) => 222f99b81adSHaojin Tang deqResp.valid := iq.io.deq(j).valid && io.toDataPath(i)(j).ready 223f99b81adSHaojin Tang deqResp.bits.respType := RSFeedbackType.issueSuccess 224f99b81adSHaojin Tang deqResp.bits.robIdx := iq.io.deq(j).bits.common.robIdx 225f99b81adSHaojin Tang deqResp.bits.dataInvalidSqIdx := DontCare 226f99b81adSHaojin Tang deqResp.bits.rfWen := iq.io.deq(j).bits.common.rfWen.getOrElse(false.B) 227f99b81adSHaojin Tang deqResp.bits.fuType := iq.io.deq(j).bits.common.fuType 228f99b81adSHaojin Tang } 229f99b81adSHaojin Tang iq.io.og0Resp.zipWithIndex.foreach { case (og0Resp, j) => 230f99b81adSHaojin Tang og0Resp := io.fromDataPath(i)(j).og0resp 231f99b81adSHaojin Tang } 232f99b81adSHaojin Tang iq.io.og1Resp.zipWithIndex.foreach { case (og1Resp, j) => 233f99b81adSHaojin Tang og1Resp := io.fromDataPath(i)(j).og1resp 234f99b81adSHaojin Tang } 235f99b81adSHaojin Tang iq.io.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, j) => 236670870b3SXuan Hu if (io.loadFinalIssueResp(i).isDefinedAt(j)) { 237f99b81adSHaojin Tang finalIssueResp := io.loadFinalIssueResp(i)(j) 238670870b3SXuan Hu } else { 239670870b3SXuan Hu finalIssueResp := 0.U.asTypeOf(finalIssueResp) 240670870b3SXuan Hu } 241f99b81adSHaojin Tang }) 242e8800897SXuan Hu iq.io.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, j) => 243e8800897SXuan Hu memAddrIssueResp := io.memAddrIssueResp(i)(j) 244e8800897SXuan Hu }) 245f99b81adSHaojin Tang iq.io.wbBusyTableRead := io.fromWbFuBusyTable.fuBusyTableRead(i) 246f99b81adSHaojin Tang io.wbFuBusyTable(i) := iq.io.wbBusyTableWrite 247f99b81adSHaojin Tang } 248f99b81adSHaojin Tang 249c0be7f33SXuan Hu println(s"[Scheduler] io.fromSchedulers.wakeupVec: ${io.fromSchedulers.wakeupVec.map(x => backendParams.getExuName(x.bits.exuIdx))}") 250bf35baadSXuan Hu println(s"[Scheduler] iqWakeUpInKeys: ${iqWakeUpInMap.keys}") 251bf35baadSXuan Hu 252bf35baadSXuan Hu println(s"[Scheduler] iqWakeUpOutKeys: ${iqWakeUpOutMap.keys}") 253c0be7f33SXuan Hu println(s"[Scheduler] io.toSchedulers.wakeupVec: ${io.toSchedulers.wakeupVec.map(x => backendParams.getExuName(x.bits.exuIdx))}") 254730cfbc0SXuan Hu} 255730cfbc0SXuan Hu 256730cfbc0SXuan Huclass SchedulerArithImp(override val wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters) 257730cfbc0SXuan Hu extends SchedulerImpBase(wrapper) 258730cfbc0SXuan Hu with HasXSParameter 259730cfbc0SXuan Hu{ 2602e0a7dc5Sfdy// dontTouch(io.vfWbFuBusyTable) 261730cfbc0SXuan Hu println(s"[SchedulerArithImp] " + 262730cfbc0SXuan Hu s"has intBusyTable: ${intBusyTable.nonEmpty}, " + 263730cfbc0SXuan Hu s"has vfBusyTable: ${vfBusyTable.nonEmpty}") 264730cfbc0SXuan Hu 265730cfbc0SXuan Hu issueQueues.zipWithIndex.foreach { case (iq, i) => 266730cfbc0SXuan Hu iq.io.flush <> io.fromCtrlBlock.flush 267730cfbc0SXuan Hu iq.io.enq <> dispatch2Iq.io.out(i) 268bf35baadSXuan Hu iq.io.wakeupFromWB := wakeupFromWBVec 269730cfbc0SXuan Hu } 270730cfbc0SXuan Hu} 271730cfbc0SXuan Hu 272f99b81adSHaojin Tang// FIXME: Vector mem instructions may not be handled properly! 273730cfbc0SXuan Huclass SchedulerMemImp(override val wrapper: Scheduler)(implicit params: SchdBlockParams, p: Parameters) 274730cfbc0SXuan Hu extends SchedulerImpBase(wrapper) 275730cfbc0SXuan Hu with HasXSParameter 276730cfbc0SXuan Hu{ 277730cfbc0SXuan Hu println(s"[SchedulerMemImp] " + 278730cfbc0SXuan Hu s"has intBusyTable: ${intBusyTable.nonEmpty}, " + 279730cfbc0SXuan Hu s"has vfBusyTable: ${vfBusyTable.nonEmpty}") 280730cfbc0SXuan Hu 281*2d270511Ssinsanction val memAddrIQs = issueQueues.filter(iq => iq.params.isMemAddrIQ) 282*2d270511Ssinsanction val stAddrIQs = issueQueues.filter(iq => iq.params.StaCnt > 0 || iq.params.VstaCnt > 0) // included in memAddrIQs 283*2d270511Ssinsanction val ldAddrIQs = issueQueues.filter(iq => iq.params.LduCnt > 0 || iq.params.VlduCnt > 0) 284*2d270511Ssinsanction val stDataIQs = issueQueues.filter(iq => iq.params.StdCnt > 0 || iq.params.VstdCnt > 0) 285*2d270511Ssinsanction val vecMemIQs = issueQueues.filter(iq => iq.params.isVecMemIQ) 2868f1fa9b1Ssfencevma val hyuIQs = issueQueues.filter(iq => iq.params.HyuCnt > 0) 287499caf4cSXuan Hu 288499caf4cSXuan Hu println(s"[SchedulerMemImp] memAddrIQs.size: ${memAddrIQs.size}, enq.size: ${memAddrIQs.map(_.io.enq.size).sum}") 289499caf4cSXuan Hu println(s"[SchedulerMemImp] stAddrIQs.size: ${stAddrIQs.size }, enq.size: ${stAddrIQs.map(_.io.enq.size).sum}") 290499caf4cSXuan Hu println(s"[SchedulerMemImp] ldAddrIQs.size: ${ldAddrIQs.size }, enq.size: ${ldAddrIQs.map(_.io.enq.size).sum}") 291499caf4cSXuan Hu println(s"[SchedulerMemImp] stDataIQs.size: ${stDataIQs.size }, enq.size: ${stDataIQs.map(_.io.enq.size).sum}") 292499caf4cSXuan Hu println(s"[SchedulerMemImp] hyuIQs.size: ${hyuIQs.size }, enq.size: ${hyuIQs.map(_.io.enq.size).sum}") 293730cfbc0SXuan Hu require(memAddrIQs.nonEmpty && stDataIQs.nonEmpty) 294730cfbc0SXuan Hu 295853cd2d8SHaojin Tang io.toMem.get.loadFastMatch := 0.U.asTypeOf(io.toMem.get.loadFastMatch) // TODO: is still needed? 296853cd2d8SHaojin Tang 297730cfbc0SXuan Hu memAddrIQs.zipWithIndex.foreach { case (iq, i) => 298730cfbc0SXuan Hu iq.io.flush <> io.fromCtrlBlock.flush 299730cfbc0SXuan Hu iq.io.enq <> dispatch2Iq.io.out(i) 300bf35baadSXuan Hu iq.io.wakeupFromWB := wakeupFromWBVec 301730cfbc0SXuan Hu } 302730cfbc0SXuan Hu 303ecfc6f16SXuan Hu ldAddrIQs.zipWithIndex.foreach { 304ecfc6f16SXuan Hu case (imp: IssueQueueMemAddrImp, i) => 305ecfc6f16SXuan Hu imp.io.memIO.get.feedbackIO.head := 0.U.asTypeOf(imp.io.memIO.get.feedbackIO.head) 306c14e89f4SHaojin Tang imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr 307de784418SXuan Hu imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq 3087b753bebSXuan Hu case _ => 3097b753bebSXuan Hu } 3107b753bebSXuan Hu 311ecfc6f16SXuan Hu stAddrIQs.zipWithIndex.foreach { 312ecfc6f16SXuan Hu case (imp: IssueQueueMemAddrImp, i) => 313ecfc6f16SXuan Hu imp.io.memIO.get.feedbackIO.head := io.fromMem.get.staFeedback(i) 314ecfc6f16SXuan Hu imp.io.memIO.get.feedbackIO(1) := 0.U.asTypeOf(imp.io.memIO.get.feedbackIO(1)) 315c14e89f4SHaojin Tang imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr 316c14e89f4SHaojin Tang imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq 3177b753bebSXuan Hu case _ => 3187b753bebSXuan Hu } 319730cfbc0SXuan Hu 3208f1fa9b1Ssfencevma hyuIQs.foreach { 3218f1fa9b1Ssfencevma case imp: IssueQueueMemAddrImp => 322670870b3SXuan Hu imp.io.memIO.get.feedbackIO.head := io.fromMem.get.hyuFeedback.head 323670870b3SXuan Hu imp.io.memIO.get.feedbackIO(1) := 0.U.asTypeOf(imp.io.memIO.get.feedbackIO(1)) 3248f1fa9b1Ssfencevma imp.io.memIO.get.checkWait.stIssuePtr := io.fromMem.get.stIssuePtr 3258f1fa9b1Ssfencevma imp.io.memIO.get.checkWait.memWaitUpdateReq := io.fromMem.get.memWaitUpdateReq 3268f1fa9b1Ssfencevma case _ => 3278f1fa9b1Ssfencevma } 3288f1fa9b1Ssfencevma 329166eb00dSHaojin Tang // TODO: Implement vstu 330166eb00dSHaojin Tang issueQueues.filter(iq => iq.params.VstuCnt > 0).foreach { 331166eb00dSHaojin Tang case imp: IssueQueueMemAddrImp => 332166eb00dSHaojin Tang imp.io.memIO.get.feedbackIO <> DontCare 333166eb00dSHaojin Tang imp.io.memIO.get.checkWait.stIssuePtr := DontCare 334166eb00dSHaojin Tang imp.io.memIO.get.checkWait.memWaitUpdateReq := DontCare 335166eb00dSHaojin Tang case _ => 336166eb00dSHaojin Tang } 337166eb00dSHaojin Tang 338166eb00dSHaojin Tang // TODO: Implement vldu 339166eb00dSHaojin Tang issueQueues.filter(iq => iq.params.VlduCnt > 0).foreach { 340166eb00dSHaojin Tang case imp: IssueQueueMemAddrImp => 341166eb00dSHaojin Tang imp.io.memIO.get.feedbackIO <> DontCare 342166eb00dSHaojin Tang imp.io.memIO.get.checkWait.stIssuePtr := DontCare 343166eb00dSHaojin Tang imp.io.memIO.get.checkWait.memWaitUpdateReq := DontCare 344166eb00dSHaojin Tang case _ => 345166eb00dSHaojin Tang } 346166eb00dSHaojin Tang 347e62b6911SXuan Hu private val staIdxSeq = (stAddrIQs).map(iq => iq.params.idxInSchBlk) 348e62b6911SXuan Hu private val hyaIdxSeq = (hyuIQs).map(iq => iq.params.idxInSchBlk) 349e62b6911SXuan Hu 350e62b6911SXuan Hu println(s"[SchedulerMemImp] sta iq idx in memSchdBlock: $staIdxSeq") 351e62b6911SXuan Hu println(s"[SchedulerMemImp] hya iq idx in memSchdBlock: $hyaIdxSeq") 352e62b6911SXuan Hu 353e62b6911SXuan Hu private val staEnqs = stAddrIQs.map(_.io.enq).flatten 354e62b6911SXuan Hu private val stdEnqs = stDataIQs.map(_.io.enq).flatten.take(staEnqs.size) 355e62b6911SXuan Hu private val hyaEnqs = hyuIQs.map(_.io.enq).flatten 356e62b6911SXuan Hu private val hydEnqs = stDataIQs.map(_.io.enq).flatten.drop(staEnqs.size) 357e62b6911SXuan Hu 358e62b6911SXuan Hu require(staEnqs.size == stdEnqs.size, s"number of enq ports of store address IQs(${staEnqs.size}) " + 359e62b6911SXuan Hu s"should be equal to number of enq ports of store data IQs(${stdEnqs.size})") 360e62b6911SXuan Hu 361e62b6911SXuan Hu require(hyaEnqs.size == hydEnqs.size, s"number of enq ports of hybrid address IQs(${hyaEnqs.size}) " + 362e62b6911SXuan Hu s"should be equal to number of enq ports of hybrid data IQs(${hydEnqs.size})") 3639b258a00Sxgkiri 3649b258a00Sxgkiri for ((idxInSchBlk, i) <- staIdxSeq.zipWithIndex) { 365e62b6911SXuan Hu dispatch2Iq.io.out(idxInSchBlk).zip(staEnqs).zip(stdEnqs).foreach{ case((dp, staIQ), stdIQ) => 366730cfbc0SXuan Hu val isAllReady = staIQ.ready && stdIQ.ready 367e62b6911SXuan Hu dp.ready := isAllReady 368e62b6911SXuan Hu staIQ.valid := dp.valid && isAllReady 3694ec52c44SXuan Hu stdIQ.valid := dp.valid && isAllReady && FuType.isStore(dp.bits.fuType) 370730cfbc0SXuan Hu } 3719b258a00Sxgkiri } 372730cfbc0SXuan Hu 373e62b6911SXuan Hu for ((idxInSchBlk, i) <- hyaIdxSeq.zipWithIndex) { 374e62b6911SXuan Hu dispatch2Iq.io.out(idxInSchBlk).zip(hyaEnqs).zip(hydEnqs).foreach{ case((dp, hyaIQ), hydIQ) => 375e62b6911SXuan Hu val isAllReady = hyaIQ.ready && hydIQ.ready 376e62b6911SXuan Hu dp.ready := isAllReady 377e62b6911SXuan Hu hyaIQ.valid := dp.valid && isAllReady 37856bceacbSHaojin Tang hydIQ.valid := dp.valid && isAllReady && FuType.FuTypeOrR(dp.bits.fuType, FuType.stu, FuType.mou) 379e62b6911SXuan Hu } 380e62b6911SXuan Hu } 381730cfbc0SXuan Hu 382e62b6911SXuan Hu stDataIQs.zipWithIndex.foreach { case (iq, i) => 383e62b6911SXuan Hu iq.io.flush <> io.fromCtrlBlock.flush 384e62b6911SXuan Hu iq.io.wakeupFromWB := wakeupFromWBVec 385e62b6911SXuan Hu } 386e62b6911SXuan Hu 387e62b6911SXuan Hu (stdEnqs ++ hydEnqs).zip(staEnqs ++ hyaEnqs).zipWithIndex.foreach { case ((stdIQEnq, staIQEnq), i) => 388730cfbc0SXuan Hu stdIQEnq.bits := staIQEnq.bits 389730cfbc0SXuan Hu // Store data reuses store addr src(1) in dispatch2iq 390e62b6911SXuan Hu // [dispatch2iq] --src*------src*(0)--> [staIQ|hyaIQ] 391730cfbc0SXuan Hu // \ 392730cfbc0SXuan Hu // ---src*(1)--> [stdIQ] 393730cfbc0SXuan Hu // Since the src(1) of sta is easier to get, stdIQEnq.bits.src*(0) is assigned to staIQEnq.bits.src*(1) 394730cfbc0SXuan Hu // instead of dispatch2Iq.io.out(x).bits.src*(1) 395*2d270511Ssinsanction val stdIdx = if (stdIQ.params.isVecMemIQ) 2 else 1 396*2d270511Ssinsanction stdIQEnq.bits.srcState(0) := staIQEnq.bits.srcState(stdIdx) 397*2d270511Ssinsanction stdIQEnq.bits.srcType(0) := staIQEnq.bits.srcType(stdIdx) 398*2d270511Ssinsanction stdIQEnq.bits.dataSource(0) := staIQEnq.bits.dataSource(stdIdx) 399*2d270511Ssinsanction stdIQEnq.bits.l1ExuOH(0) := staIQEnq.bits.l1ExuOH(stdIdx) 400*2d270511Ssinsanction stdIQEnq.bits.psrc(0) := staIQEnq.bits.psrc(stdIdx) 401730cfbc0SXuan Hu stdIQEnq.bits.sqIdx := staIQEnq.bits.sqIdx 402730cfbc0SXuan Hu } 403730cfbc0SXuan Hu 404*2d270511Ssinsanction vecMemIQs.foreach { 405*2d270511Ssinsanction case imp: IssueQueueVecMemImp => 406*2d270511Ssinsanction imp.io.memIO.get.sqDeqPtr.foreach(_ := io.fromMem.get.sqDeqPtr) 407*2d270511Ssinsanction imp.io.memIO.get.lqDeqPtr.foreach(_ := io.fromMem.get.lqDeqPtr) 408*2d270511Ssinsanction case _ => 409*2d270511Ssinsanction } 410*2d270511Ssinsanction 411730cfbc0SXuan Hu val lsqEnqCtrl = Module(new LsqEnqCtrl) 412730cfbc0SXuan Hu 413730cfbc0SXuan Hu lsqEnqCtrl.io.redirect <> io.fromCtrlBlock.flush 414730cfbc0SXuan Hu lsqEnqCtrl.io.enq <> dispatch2Iq.io.enqLsqIO.get 415730cfbc0SXuan Hu lsqEnqCtrl.io.lcommit := io.fromMem.get.lcommit 416730cfbc0SXuan Hu lsqEnqCtrl.io.scommit := io.fromMem.get.scommit 417730cfbc0SXuan Hu lsqEnqCtrl.io.lqCancelCnt := io.fromMem.get.lqCancelCnt 418730cfbc0SXuan Hu lsqEnqCtrl.io.sqCancelCnt := io.fromMem.get.sqCancelCnt 419730cfbc0SXuan Hu io.memIO.get.lsqEnqIO <> lsqEnqCtrl.io.enqLsq 420730cfbc0SXuan Hu} 421