xref: /XiangShan/src/main/scala/xiangshan/backend/issue/SchdBlockParams.scala (revision bf35baadc696c036c1c015fd05dc490255f3e71f)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
4730cfbc0SXuan Huimport chisel3.util._
5*bf35baadSXuan Huimport utils.SeqUtils
6*bf35baadSXuan Huimport xiangshan.backend.Bundles.{ExuInput, ExuOutput, IssueQueueWakeUpBundle}
7*bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpSource
8730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig.WbConfig
9730cfbc0SXuan Hu
10730cfbc0SXuan Hucase class SchdBlockParams(
11730cfbc0SXuan Hu  issueBlockParams: Seq[IssueBlockParams],
12730cfbc0SXuan Hu  numPregs        : Int,
13730cfbc0SXuan Hu  numRfReadWrite  : Option[(Int, Int)],
14730cfbc0SXuan Hu  numDeqOutside   : Int,
15730cfbc0SXuan Hu  schdType        : SchedulerType,
16730cfbc0SXuan Hu  rfDataWidth     : Int,
17730cfbc0SXuan Hu  numUopIn        : Int,
18730cfbc0SXuan Hu) {
19730cfbc0SXuan Hu  def isMemSchd: Boolean = schdType == MemScheduler()
20730cfbc0SXuan Hu
21730cfbc0SXuan Hu  def isIntSchd: Boolean = schdType == IntScheduler()
22730cfbc0SXuan Hu
23730cfbc0SXuan Hu  def isVfSchd: Boolean = schdType == VfScheduler()
24730cfbc0SXuan Hu
25730cfbc0SXuan Hu  def JmpCnt: Int = issueBlockParams.map(_.JmpCnt).sum
26730cfbc0SXuan Hu
27730cfbc0SXuan Hu  def BrhCnt: Int = issueBlockParams.map(_.BrhCnt).sum
28730cfbc0SXuan Hu
29730cfbc0SXuan Hu  def I2fCnt: Int = issueBlockParams.map(_.I2fCnt).sum
30730cfbc0SXuan Hu
31730cfbc0SXuan Hu  def CsrCnt: Int = issueBlockParams.map(_.CsrCnt).sum
32730cfbc0SXuan Hu
33730cfbc0SXuan Hu  def AluCnt: Int = issueBlockParams.map(_.AluCnt).sum
34730cfbc0SXuan Hu
35730cfbc0SXuan Hu  def MulCnt: Int = issueBlockParams.map(_.MulCnt).sum
36730cfbc0SXuan Hu
37730cfbc0SXuan Hu  def DivCnt: Int = issueBlockParams.map(_.DivCnt).sum
38730cfbc0SXuan Hu
39730cfbc0SXuan Hu  def FenceCnt: Int = issueBlockParams.map(_.FenceCnt).sum
40730cfbc0SXuan Hu
41730cfbc0SXuan Hu  def BkuCnt: Int = issueBlockParams.map(_.BkuCnt).sum
42730cfbc0SXuan Hu
43730cfbc0SXuan Hu  def VsetCnt: Int = issueBlockParams.map(_.VsetCnt).sum
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  def FmacCnt: Int = issueBlockParams.map(_.FmacCnt).sum
46730cfbc0SXuan Hu
47730cfbc0SXuan Hu  def FmiscCnt: Int = issueBlockParams.map(_.FmiscCnt).sum
48730cfbc0SXuan Hu
49730cfbc0SXuan Hu  def FDivSqrtCnt: Int = issueBlockParams.map(_.fDivSqrtCnt).sum
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  def LduCnt: Int = issueBlockParams.map(_.LduCnt).sum
52730cfbc0SXuan Hu
53730cfbc0SXuan Hu  def StaCnt: Int = issueBlockParams.map(_.StaCnt).sum
54730cfbc0SXuan Hu
55730cfbc0SXuan Hu  def StdCnt: Int = issueBlockParams.map(_.StdCnt).sum
56730cfbc0SXuan Hu
57730cfbc0SXuan Hu  def MouCnt: Int = issueBlockParams.map(_.MouCnt).sum
58730cfbc0SXuan Hu
59730cfbc0SXuan Hu  def VipuCnt: Int = issueBlockParams.map(_.VipuCnt).sum
60730cfbc0SXuan Hu
61730cfbc0SXuan Hu  def VfpuCnt: Int = issueBlockParams.map(_.VfpuCnt).sum
62730cfbc0SXuan Hu
63730cfbc0SXuan Hu  def VlduCnt: Int = issueBlockParams.map(_.VlduCnt).sum
64730cfbc0SXuan Hu
65730cfbc0SXuan Hu  def VstuCnt: Int = issueBlockParams.map(_.VstuCnt).sum
66730cfbc0SXuan Hu
67730cfbc0SXuan Hu  def numExu: Int = issueBlockParams.map(_.exuBlockParams.count(!_.hasStdFu)).sum
68730cfbc0SXuan Hu
69730cfbc0SXuan Hu  def hasCSR = CsrCnt > 0
70730cfbc0SXuan Hu
71730cfbc0SXuan Hu  def hasFence = FenceCnt > 0
72730cfbc0SXuan Hu
73730cfbc0SXuan Hu  def numWriteIntRf: Int = issueBlockParams.map(_.numWriteIntRf).sum
74730cfbc0SXuan Hu
75730cfbc0SXuan Hu  def numWriteFpRf: Int = issueBlockParams.map(_.numWriteFpRf).sum
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  def numWriteVecRf: Int = issueBlockParams.map(_.numWriteVecRf).sum
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  def numWriteVfRf: Int = issueBlockParams.map(_.numWriteVfRf).sum
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  def numNoDataWB: Int = issueBlockParams.map(_.numNoDataWB).sum
82730cfbc0SXuan Hu
83730cfbc0SXuan Hu  def numPcReadPort = {
84730cfbc0SXuan Hu    val bjIssueQueues = issueBlockParams.filter(x => (x.JmpCnt + x.BrhCnt + x.FenceCnt) > 0)
85730cfbc0SXuan Hu    if (bjIssueQueues.map(x => x.numEnq).sum > 0) numUopIn else 0
86730cfbc0SXuan Hu  }
87730cfbc0SXuan Hu
88730cfbc0SXuan Hu  def needSrcFrm: Boolean = issueBlockParams.map(_.needSrcFrm).reduce(_ || _)
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  def numRedirect: Int = issueBlockParams.map(_.numRedirect).sum
91730cfbc0SXuan Hu
92730cfbc0SXuan Hu  def pregIdxWidth: Int = log2Up(numPregs)
93730cfbc0SXuan Hu
94730cfbc0SXuan Hu  def numWakeupFromWB: Int = schdType match {
95730cfbc0SXuan Hu    case IntScheduler() | VfScheduler() => 8
96730cfbc0SXuan Hu    case MemScheduler() => 16 // Todo
97730cfbc0SXuan Hu    case _ => 0
98730cfbc0SXuan Hu  }
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def numIntRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numIntSrc).sum).sum
101730cfbc0SXuan Hu
102730cfbc0SXuan Hu  def numVfRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(x => x.numFpSrc + x.numVecSrc).sum).sum
103730cfbc0SXuan Hu
104730cfbc0SXuan Hu  // Todo: 14R8W
105730cfbc0SXuan Hu  def numIntRfRead: Int = numIntRfReadByExu
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  def genExuInputBundle(implicit p: Parameters): MixedVec[MixedVec[DecoupledIO[ExuInput]]] = {
108730cfbc0SXuan Hu    MixedVec(this.issueBlockParams.map(_.genExuInputDecoupledBundle))
109730cfbc0SXuan Hu  }
110730cfbc0SXuan Hu
111730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = {
112730cfbc0SXuan Hu    MixedVec(this.issueBlockParams.map(_.genExuOutputDecoupledBundle))
113730cfbc0SXuan Hu  }
114730cfbc0SXuan Hu
115730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[MixedVec[ValidIO[ExuOutput]]] = {
116730cfbc0SXuan Hu    MixedVec(this.issueBlockParams.map(_.genExuOutputValidBundle))
117730cfbc0SXuan Hu  }
118730cfbc0SXuan Hu
119*bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
120*bf35baadSXuan Hu    SeqUtils.distinctBy(
121*bf35baadSXuan Hu      issueBlockParams
122*bf35baadSXuan Hu        .flatMap(_.wakeUpInExuSources)
123*bf35baadSXuan Hu    )(_.name)
124*bf35baadSXuan Hu  }
125*bf35baadSXuan Hu
126*bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
127*bf35baadSXuan Hu    SeqUtils.distinctBy(
128*bf35baadSXuan Hu      issueBlockParams
129*bf35baadSXuan Hu        .flatMap(_.wakeUpOutExuSources)
130*bf35baadSXuan Hu    )(_.name)
131*bf35baadSXuan Hu  }
132*bf35baadSXuan Hu
133*bf35baadSXuan Hu  def genWakeUpInValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWakeUpBundle]] = {
134*bf35baadSXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueWakeUpBundle(x.name))))
135*bf35baadSXuan Hu  }
136*bf35baadSXuan Hu
137*bf35baadSXuan Hu  def genWakeUpOutValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWakeUpBundle]] = {
138*bf35baadSXuan Hu    MixedVec(this.wakeUpOutExuSources.map(x => ValidIO(new IssueQueueWakeUpBundle(x.name))))
139*bf35baadSXuan Hu  }
140*bf35baadSXuan Hu
141730cfbc0SXuan Hu  // cfgs(issueIdx)(exuIdx)(set of exu's wb)
142730cfbc0SXuan Hu  def getWbCfgs: Seq[Seq[Set[WbConfig]]] = {
143730cfbc0SXuan Hu    this.issueBlockParams.map(_.getWbCfgs)
144730cfbc0SXuan Hu  }
145730cfbc0SXuan Hu}
146