1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3.util._ 5bf35baadSXuan Huimport utils.SeqUtils 6dd473fffSXuan Huimport xiangshan.backend.BackendParams 710fe9778SXuan Huimport xiangshan.backend.Bundles._ 8bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpSource 939c59369SXuan Huimport xiangshan.backend.datapath.WbConfig.PregWB 10730cfbc0SXuan Hu 11730cfbc0SXuan Hucase class SchdBlockParams( 12730cfbc0SXuan Hu issueBlockParams: Seq[IssueBlockParams], 13730cfbc0SXuan Hu numPregs : Int, 14730cfbc0SXuan Hu numDeqOutside : Int, 15730cfbc0SXuan Hu schdType : SchedulerType, 16730cfbc0SXuan Hu rfDataWidth : Int, 17730cfbc0SXuan Hu numUopIn : Int, 18730cfbc0SXuan Hu) { 19dd473fffSXuan Hu var backendParam: BackendParams = null 20dd473fffSXuan Hu 21730cfbc0SXuan Hu def isMemSchd: Boolean = schdType == MemScheduler() 22730cfbc0SXuan Hu 23730cfbc0SXuan Hu def isIntSchd: Boolean = schdType == IntScheduler() 24730cfbc0SXuan Hu 2582674533Sxiaofeibao def isFpSchd: Boolean = schdType == FpScheduler() 2682674533Sxiaofeibao 27730cfbc0SXuan Hu def isVfSchd: Boolean = schdType == VfScheduler() 28730cfbc0SXuan Hu 29730cfbc0SXuan Hu def JmpCnt: Int = issueBlockParams.map(_.JmpCnt).sum 30730cfbc0SXuan Hu 31730cfbc0SXuan Hu def BrhCnt: Int = issueBlockParams.map(_.BrhCnt).sum 32730cfbc0SXuan Hu 33730cfbc0SXuan Hu def I2fCnt: Int = issueBlockParams.map(_.I2fCnt).sum 34730cfbc0SXuan Hu 35730cfbc0SXuan Hu def CsrCnt: Int = issueBlockParams.map(_.CsrCnt).sum 36730cfbc0SXuan Hu 37730cfbc0SXuan Hu def AluCnt: Int = issueBlockParams.map(_.AluCnt).sum 38730cfbc0SXuan Hu 39730cfbc0SXuan Hu def MulCnt: Int = issueBlockParams.map(_.MulCnt).sum 40730cfbc0SXuan Hu 41730cfbc0SXuan Hu def DivCnt: Int = issueBlockParams.map(_.DivCnt).sum 42730cfbc0SXuan Hu 43730cfbc0SXuan Hu def FenceCnt: Int = issueBlockParams.map(_.FenceCnt).sum 44730cfbc0SXuan Hu 45730cfbc0SXuan Hu def BkuCnt: Int = issueBlockParams.map(_.BkuCnt).sum 46730cfbc0SXuan Hu 47730cfbc0SXuan Hu def VsetCnt: Int = issueBlockParams.map(_.VsetCnt).sum 48730cfbc0SXuan Hu 49730cfbc0SXuan Hu def FmacCnt: Int = issueBlockParams.map(_.FmacCnt).sum 50730cfbc0SXuan Hu 51730cfbc0SXuan Hu def FDivSqrtCnt: Int = issueBlockParams.map(_.fDivSqrtCnt).sum 52730cfbc0SXuan Hu 53730cfbc0SXuan Hu def LduCnt: Int = issueBlockParams.map(_.LduCnt).sum 54730cfbc0SXuan Hu 55730cfbc0SXuan Hu def StaCnt: Int = issueBlockParams.map(_.StaCnt).sum 56730cfbc0SXuan Hu 57730cfbc0SXuan Hu def StdCnt: Int = issueBlockParams.map(_.StdCnt).sum 58730cfbc0SXuan Hu 59730cfbc0SXuan Hu def MouCnt: Int = issueBlockParams.map(_.MouCnt).sum 60730cfbc0SXuan Hu 61b133b458SXuan Hu def HyuCnt: Int = issueBlockParams.map(_.HyuCnt).sum 62b133b458SXuan Hu 63596af5d2SHaojin Tang def LdExuCnt: Int = issueBlockParams.map(_.LdExuCnt).sum 64596af5d2SHaojin Tang 65730cfbc0SXuan Hu def VipuCnt: Int = issueBlockParams.map(_.VipuCnt).sum 66730cfbc0SXuan Hu 67730cfbc0SXuan Hu def VfpuCnt: Int = issueBlockParams.map(_.VfpuCnt).sum 68730cfbc0SXuan Hu 69730cfbc0SXuan Hu def VlduCnt: Int = issueBlockParams.map(_.VlduCnt).sum 70730cfbc0SXuan Hu 71730cfbc0SXuan Hu def VstuCnt: Int = issueBlockParams.map(_.VstuCnt).sum 72730cfbc0SXuan Hu 73670870b3SXuan Hu def numExu: Int = issueBlockParams.map(_.exuBlockParams.count(!_.fakeUnit)).sum 74730cfbc0SXuan Hu 75730cfbc0SXuan Hu def hasCSR = CsrCnt > 0 76730cfbc0SXuan Hu 77730cfbc0SXuan Hu def hasFence = FenceCnt > 0 78730cfbc0SXuan Hu 79730cfbc0SXuan Hu def numWriteIntRf: Int = issueBlockParams.map(_.numWriteIntRf).sum 80730cfbc0SXuan Hu 81730cfbc0SXuan Hu def numWriteFpRf: Int = issueBlockParams.map(_.numWriteFpRf).sum 82730cfbc0SXuan Hu 83730cfbc0SXuan Hu def numWriteVecRf: Int = issueBlockParams.map(_.numWriteVecRf).sum 84730cfbc0SXuan Hu 85730cfbc0SXuan Hu def numWriteVfRf: Int = issueBlockParams.map(_.numWriteVfRf).sum 86730cfbc0SXuan Hu 87730cfbc0SXuan Hu def numNoDataWB: Int = issueBlockParams.map(_.numNoDataWB).sum 88730cfbc0SXuan Hu 89730cfbc0SXuan Hu def numPcReadPort = { 90730cfbc0SXuan Hu val bjIssueQueues = issueBlockParams.filter(x => (x.JmpCnt + x.BrhCnt + x.FenceCnt) > 0) 91730cfbc0SXuan Hu if (bjIssueQueues.map(x => x.numEnq).sum > 0) numUopIn else 0 92730cfbc0SXuan Hu } 93730cfbc0SXuan Hu 9442b6cdf9Ssinsanction def needOg2Resp: Boolean = isVfSchd || isMemSchd && issueBlockParams.map(_.needOg2Resp).reduce(_ || _) 9542b6cdf9Ssinsanction 96730cfbc0SXuan Hu def needSrcFrm: Boolean = issueBlockParams.map(_.needSrcFrm).reduce(_ || _) 97730cfbc0SXuan Hu 9817985fbbSZiyue Zhang def needSrcVxrm: Boolean = issueBlockParams.map(_.needSrcVxrm).reduce(_ || _) 9917985fbbSZiyue Zhang 100b6279fc6SZiyue Zhang def writeVConfig: Boolean = issueBlockParams.map(_.writeVConfig).reduce(_ || _) 101b6279fc6SZiyue Zhang 1027e4f0b19SZiyue-Zhang def writeVType: Boolean = issueBlockParams.map(_.writeVType).reduce(_ || _) 1037e4f0b19SZiyue-Zhang 104730cfbc0SXuan Hu def numRedirect: Int = issueBlockParams.map(_.numRedirect).sum 105730cfbc0SXuan Hu 106730cfbc0SXuan Hu def pregIdxWidth: Int = log2Up(numPregs) 107730cfbc0SXuan Hu 108730cfbc0SXuan Hu def numWakeupFromWB: Int = schdType match { 109730cfbc0SXuan Hu case IntScheduler() | VfScheduler() => 8 110730cfbc0SXuan Hu case MemScheduler() => 16 // Todo 111730cfbc0SXuan Hu case _ => 0 112730cfbc0SXuan Hu } 113730cfbc0SXuan Hu 114730cfbc0SXuan Hu def numIntRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numIntSrc).sum).sum 115730cfbc0SXuan Hu 11660f0c5aeSxiaofeibao def numFpRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numFpSrc).sum).sum 11760f0c5aeSxiaofeibao 118de8bd1d0Ssinsanction def numVfRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numVecSrc).sum).sum 119de8bd1d0Ssinsanction 120de8bd1d0Ssinsanction def numV0RfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numV0Src).sum).sum 121de8bd1d0Ssinsanction 122de8bd1d0Ssinsanction def numVlRfReadByExu: Int = issueBlockParams.map(_.exuBlockParams.map(_.numVlSrc).sum).sum 123730cfbc0SXuan Hu 124dd473fffSXuan Hu def bindBackendParam(param: BackendParams): Unit = { 125dd473fffSXuan Hu backendParam = param 126dd473fffSXuan Hu } 127dd473fffSXuan Hu 128f8b278aaSsinsanction def numWriteRegCache: Int = issueBlockParams.map(_.numWriteRegCache).sum 129f8b278aaSsinsanction 130f8b278aaSsinsanction def needWriteRegCache: Boolean = numWriteRegCache > 0 131f8b278aaSsinsanction 132730cfbc0SXuan Hu def genExuInputBundle(implicit p: Parameters): MixedVec[MixedVec[DecoupledIO[ExuInput]]] = { 133730cfbc0SXuan Hu MixedVec(this.issueBlockParams.map(_.genExuInputDecoupledBundle)) 134730cfbc0SXuan Hu } 135730cfbc0SXuan Hu 136*0ed0e482SGuanghui Cheng def genExuInputCopySrcBundle(implicit p: Parameters): MixedVec[MixedVec[DecoupledIO[ExuInput]]] = { 137*0ed0e482SGuanghui Cheng MixedVec(this.issueBlockParams.map(_.genExuInputDecoupledCopySrcBundle)) 138*0ed0e482SGuanghui Cheng } 139*0ed0e482SGuanghui Cheng 140730cfbc0SXuan Hu def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[MixedVec[DecoupledIO[ExuOutput]]] = { 141730cfbc0SXuan Hu MixedVec(this.issueBlockParams.map(_.genExuOutputDecoupledBundle)) 142730cfbc0SXuan Hu } 143730cfbc0SXuan Hu 144730cfbc0SXuan Hu def genExuOutputValidBundle(implicit p: Parameters): MixedVec[MixedVec[ValidIO[ExuOutput]]] = { 145730cfbc0SXuan Hu MixedVec(this.issueBlockParams.map(_.genExuOutputValidBundle)) 146730cfbc0SXuan Hu } 147730cfbc0SXuan Hu 1485d2b9cadSXuan Hu def genExuBypassValidBundle(implicit p: Parameters): MixedVec[MixedVec[ValidIO[ExuBypassBundle]]] = { 1495d2b9cadSXuan Hu MixedVec(this.issueBlockParams.map(_.genExuBypassValidBundle)) 1505d2b9cadSXuan Hu } 1515d2b9cadSXuan Hu 152bf35baadSXuan Hu def wakeUpInExuSources: Seq[WakeUpSource] = { 153bf35baadSXuan Hu issueBlockParams 154bf35baadSXuan Hu .flatMap(_.wakeUpInExuSources) 155edb1dfafSHaojin Tang .distinctBy(_.name) 156bf35baadSXuan Hu } 157bf35baadSXuan Hu 158bf35baadSXuan Hu def wakeUpOutExuSources: Seq[WakeUpSource] = { 159bf35baadSXuan Hu issueBlockParams 160bf35baadSXuan Hu .flatMap(_.wakeUpOutExuSources) 161edb1dfafSHaojin Tang .distinctBy(_.name) 162bf35baadSXuan Hu } 163bf35baadSXuan Hu 164c0be7f33SXuan Hu def genIQWakeUpInValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 1650c7ebb58Sxiaofeibao-xjtu MixedVec(this.wakeUpInExuSources.map(x => { 1660c7ebb58Sxiaofeibao-xjtu val param = x.getExuParam(backendParam.allExuParams) 1674c5a0d77Sxiaofeibao-xjtu val isCopyPdest = param.copyWakeupOut 1684c5a0d77Sxiaofeibao-xjtu val copyNum = param.copyNum 1690c7ebb58Sxiaofeibao-xjtu ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam, isCopyPdest, copyNum)) 1700c7ebb58Sxiaofeibao-xjtu }) 1710c7ebb58Sxiaofeibao-xjtu ) 172bf35baadSXuan Hu } 173bf35baadSXuan Hu 174c0be7f33SXuan Hu def genIQWakeUpOutValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 1750c7ebb58Sxiaofeibao-xjtu MixedVec(this.wakeUpOutExuSources.map(x => { 1760c7ebb58Sxiaofeibao-xjtu val param = x.getExuParam(backendParam.allExuParams) 1774c5a0d77Sxiaofeibao-xjtu val isCopyPdest = param.copyWakeupOut 1784c5a0d77Sxiaofeibao-xjtu val copyNum = param.copyNum 1790c7ebb58Sxiaofeibao-xjtu ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam, isCopyPdest, copyNum)) 1800c7ebb58Sxiaofeibao-xjtu }) 1810c7ebb58Sxiaofeibao-xjtu ) 182c0be7f33SXuan Hu } 183c0be7f33SXuan Hu 184ec49b127Ssinsanction def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 185c0be7f33SXuan Hu val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 186c0be7f33SXuan Hu case IntScheduler() | MemScheduler() => backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 187c0be7f33SXuan Hu case _ => Seq() 188c0be7f33SXuan Hu } 18960f0c5aeSxiaofeibao val fpBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 19060f0c5aeSxiaofeibao case FpScheduler() | MemScheduler() => backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 19160f0c5aeSxiaofeibao case _ => Seq() 19260f0c5aeSxiaofeibao } 193c0be7f33SXuan Hu val vfBundle = schdType match { 194c0be7f33SXuan Hu case VfScheduler() | MemScheduler() => backendParam.getVfWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 195c0be7f33SXuan Hu case _ => Seq() 196c0be7f33SXuan Hu } 197de8bd1d0Ssinsanction val v0Bundle = schdType match { 198de8bd1d0Ssinsanction case VfScheduler() | MemScheduler() => backendParam.getV0WBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 199de8bd1d0Ssinsanction case _ => Seq() 200de8bd1d0Ssinsanction } 201de8bd1d0Ssinsanction val vlBundle = schdType match { 202de8bd1d0Ssinsanction case VfScheduler() | MemScheduler() => backendParam.getVlWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 203de8bd1d0Ssinsanction case _ => Seq() 204de8bd1d0Ssinsanction } 205de8bd1d0Ssinsanction MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle) 206bf35baadSXuan Hu } 207bf35baadSXuan Hu 208ec49b127Ssinsanction def genIntWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 209f39a61a1SzhanglyGit MixedVec(backendParam.getIntWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq) 210f39a61a1SzhanglyGit } 211f39a61a1SzhanglyGit 21260f0c5aeSxiaofeibao def genFpWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 21360f0c5aeSxiaofeibao MixedVec(backendParam.getFpWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq) 21460f0c5aeSxiaofeibao } 21560f0c5aeSxiaofeibao 216ec49b127Ssinsanction def genVfWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 217f39a61a1SzhanglyGit MixedVec(backendParam.getVfWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq) 218f39a61a1SzhanglyGit } 219f39a61a1SzhanglyGit 220de8bd1d0Ssinsanction def genV0WBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 221de8bd1d0Ssinsanction MixedVec(backendParam.getV0WBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq) 222de8bd1d0Ssinsanction } 223de8bd1d0Ssinsanction 224de8bd1d0Ssinsanction def genVlWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 225de8bd1d0Ssinsanction MixedVec(backendParam.getVlWBExeGroup.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq) 226de8bd1d0Ssinsanction } 227de8bd1d0Ssinsanction 228730cfbc0SXuan Hu // cfgs(issueIdx)(exuIdx)(set of exu's wb) 22939c59369SXuan Hu def getWbCfgs: Seq[Seq[Set[PregWB]]] = { 230730cfbc0SXuan Hu this.issueBlockParams.map(_.getWbCfgs) 231730cfbc0SXuan Hu } 232730cfbc0SXuan Hu} 233