125bcff47SXuan Hupackage xiangshan.backend.issue 225bcff47SXuan Hu 325bcff47SXuan Huimport chisel3._ 425bcff47SXuan Huimport chisel3.util._ 525bcff47SXuan Huimport utils.PipeWithFlush 625bcff47SXuan Hu 725bcff47SXuan Huclass MultiWakeupQueueIO[T <: Data, TFlush <: Data]( 825bcff47SXuan Hu gen : T, 925bcff47SXuan Hu flushGen : TFlush, 1025bcff47SXuan Hu latWidth : Int, 1125bcff47SXuan Hu) extends Bundle { 1225bcff47SXuan Hu class EnqBundle extends Bundle { 1325bcff47SXuan Hu val uop = Output(gen) 1425bcff47SXuan Hu val lat = Output(UInt(latWidth.W)) 1525bcff47SXuan Hu } 1625bcff47SXuan Hu 17493a9370SHaojin Tang val flush = Input(flushGen) 1825bcff47SXuan Hu val enq = Flipped(Valid(new EnqBundle)) 19493a9370SHaojin Tang val og0IssueFail = Input(Bool()) 20493a9370SHaojin Tang val og1IssueFail = Input(Bool()) 2125bcff47SXuan Hu val deq = Output(Valid(gen)) 2225bcff47SXuan Hu} 2325bcff47SXuan Hu 2425bcff47SXuan Huclass MultiWakeupQueue[T <: Data, TFlush <: Data]( 2525bcff47SXuan Hu val gen : T, 2625bcff47SXuan Hu val flushGen : TFlush, 2725bcff47SXuan Hu val latencySet: Set[Int], 28c5b13086SHaojin Tang flushFunc : (T, TFlush, Int) => Bool, 29c5b13086SHaojin Tang modificationFunc: T => T = { x: T => x } 3025bcff47SXuan Hu) extends Module { 3125bcff47SXuan Hu require(latencySet.min >= 0) 3225bcff47SXuan Hu 33*af4bd265SzhanglyGit val io = IO(new MultiWakeupQueueIO(gen, flushGen, log2Up(latencySet.max + 1) + 1)) 3425bcff47SXuan Hu 35*af4bd265SzhanglyGit val pipes = latencySet.map(x => Module(new PipeWithFlush[T, TFlush](gen, flushGen, x + 1, flushFunc, modificationFunc))).toSeq 3625bcff47SXuan Hu 37493a9370SHaojin Tang pipes.zip(latencySet).foreach { 38493a9370SHaojin Tang case (pipe, lat) => 3925bcff47SXuan Hu pipe.io.flush := io.flush 40493a9370SHaojin Tang pipe.io.enq.valid := io.enq.valid && io.enq.bits.lat === lat.U 4125bcff47SXuan Hu pipe.io.enq.bits := io.enq.bits.uop 4225bcff47SXuan Hu } 4325bcff47SXuan Hu 44*af4bd265SzhanglyGit private val pipesValidVec = VecInit(pipes.map(_.io.deq.valid)) 4525bcff47SXuan Hu private val pipesBitsVec = VecInit(pipes.map(_.io.deq.bits)) 4625bcff47SXuan Hu 4725bcff47SXuan Hu io.deq.valid := pipesValidVec.asUInt.orR 4825bcff47SXuan Hu io.deq.bits := Mux1H(pipesValidVec, pipesBitsVec) 4925bcff47SXuan Hu 508e208fb5SXuan Hu assert(PopCount(pipesValidVec) <= 1.U, "PopCount(pipesValidVec) should be no more than 1") 5125bcff47SXuan Hu} 52