xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision e63b0a03bf743ee0f232c7a1ce7c16c34538d31b)
1package xiangshan.backend.issue
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.HasCircularQueuePtrHelper
8import utils.OptionWrapper
9import xiangshan._
10import xiangshan.backend.Bundles._
11import xiangshan.backend.datapath.DataConfig._
12import xiangshan.backend.datapath.DataSource
13import xiangshan.backend.fu.{FuConfig, FuType}
14import xiangshan.mem.{MemWaitUpdateReq, SqPtr}
15
16class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
17  implicit val iqParams = params
18  lazy val module = iqParams.schdType match {
19    case IntScheduler() => new IssueQueueIntImp(this)
20    case VfScheduler() => new IssueQueueVfImp(this)
21    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
22      else new IssueQueueIntImp(this)
23    case _ => null
24  }
25}
26
27class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
28  val empty = Output(Bool())
29  val full = Output(Bool())
30  val leftVec = Output(Vec(numEnq + 1, Bool()))
31}
32
33class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle
34
35class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
36  // Inputs
37  val flush = Flipped(ValidIO(new Redirect))
38  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
39
40  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
41  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
42  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
43  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
44  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
45  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
46  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
47  val og0Cancel = Input(ExuVec(backendParams.numExu))
48  val og1Cancel = Input(ExuVec(backendParams.numExu))
49
50  // Outputs
51  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
52  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
53  val status = Output(new IssueQueueStatusBundle(params.numEnq))
54  val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
55
56  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
57}
58
59class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
60  extends LazyModuleImp(wrapper)
61  with HasXSParameter {
62
63  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
64    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
65    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
66    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
67
68  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
69  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
70  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
71  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
72  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
73  val fuLatencyMaps : Seq[Map[Int, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
74
75  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
76  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
77  lazy val io = IO(new IssueQueueIO())
78  dontTouch(io.deq)
79  dontTouch(io.deqResp)
80  // Modules
81  val statusArray   = Module(StatusArray(p, params))
82  val immArray      = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries))
83  val payloadArray  = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries))
84  val enqPolicy     = Module(new EnqPolicy)
85  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
86  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
87  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
88  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
89  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
90  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
91  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
92
93  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, ValidIO[Redirect]]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
94    new MultiWakeupQueue(
95      new ExuInput(x),
96      ValidIO(new Redirect) ,
97      x.fuLatancySet,
98      (exuInput: ExuInput, flush: ValidIO[Redirect]) => exuInput.robIdx.needFlush(flush)
99    )
100  ))}
101
102  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
103  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
104  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
105  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
106  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
107  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
108  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
109  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
110  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
111  val s0_enqValidVec = io.enq.map(_.valid)
112  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
113  val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W)))
114  val s0_enqNotFlush = !io.flush.valid
115  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
116  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush)
117  val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) =>
118    Mux(valid, oh, 0.U)
119  })
120
121  val s0_enqImmValidVec = io.enq.map(enq => enq.valid)
122  val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm))
123
124  // One deq port only need one special deq policy
125  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
126  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
127
128  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
129  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
130  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
131    Mux(valid, oh, 0.U)
132  }
133  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
134
135  val deqRespVec = io.deqResp
136
137  val validVec = VecInit(statusArray.io.valid.asBools)
138  val canIssueVec = VecInit(statusArray.io.canIssue.asBools)
139  val clearVec = VecInit(statusArray.io.clear.asBools)
140  val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue))
141
142  val dataSources: Vec[Vec[DataSource]] = statusArray.io.dataSources
143  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
144  // (entryIdx)(srcIdx)(exuIdx)
145  val wakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = statusArray.io.srcWakeUpL1ExuOH
146  val wakeUpL2ExuVec: Option[Vec[Vec[Vec[Bool]]]] = statusArray.io.srcWakeUpL2ExuVec
147  val srcTimer: Option[Vec[Vec[UInt]]] = statusArray.io.srcTimer
148
149  // (deqIdx)(srcIdx)(exuIdx)
150  val finalWakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
151  val finalWakeUpL2ExuVec: Option[Vec[Vec[Vec[Bool]]]] = wakeUpL2ExuVec.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
152  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
153
154  val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
155  for (i <- io.enq.indices) {
156    for (j <- s0_enqBits(i).srcType.indices) {
157      wakeupEnqSrcStateBypass(i)(j) := Cat(
158        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
159      ).orR
160    }
161  }
162
163  /**
164    * Connection of [[statusArray]]
165    */
166  statusArray.io match { case statusArrayIO: StatusArrayIO =>
167    statusArrayIO.flush  <> io.flush
168    statusArrayIO.wakeUpFromIQ := io.wakeupFromIQ
169    statusArrayIO.og0Cancel := io.og0Cancel
170    statusArrayIO.og1Cancel := io.og1Cancel
171    statusArrayIO.wakeUpFromWB := io.wakeupFromWB
172    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
173      enq.valid                 := s0_doEnqSelValidVec(i)
174      enq.bits.addrOH           := s0_enqSelOHVec(i)
175      val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size)
176      for (j <- 0 until numLSrc) {
177        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
178        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
179        enq.bits.data.srcType(j)  := s0_enqBits(i).srcType(j)
180      }
181      enq.bits.data.robIdx      := s0_enqBits(i).robIdx
182      enq.bits.data.issued      := false.B
183      enq.bits.data.firstIssue  := false.B
184      enq.bits.data.blocked     := false.B
185      enq.bits.data.dataSources.foreach(_.value := DataSource.reg)
186      enq.bits.data.srcWakeUpL1ExuOH match {
187        case Some(value) => value := 0.U.asTypeOf(value)
188        case None =>
189      }
190      enq.bits.data.srcWakeUpL2ExuVec match {
191        case Some(value) => value := 0.U.asTypeOf(value)
192        case None =>
193      }
194      enq.bits.data.srcTimer match {
195        case Some(value) => value := 0.U.asTypeOf(value)
196        case None =>
197      }
198    }
199    statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) =>
200      deq.deqSelOH.valid  := finalDeqSelValidVec(i)
201      deq.deqSelOH.bits   := finalDeqSelOHVec(i)
202    }
203    statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
204      deqResp.valid      := io.deqResp(i).valid
205      deqResp.bits.addrOH := io.deqResp(i).bits.addrOH
206      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
207      deqResp.bits.respType := io.deqResp(i).bits.respType
208      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
209      deqResp.bits.fuType := io.deqResp(i).bits.fuType
210    }
211    statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
212      og0Resp.valid := io.og0Resp(i).valid
213      og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH
214      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
215      og0Resp.bits.respType := io.og0Resp(i).bits.respType
216      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
217      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
218    }
219    statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
220      og1Resp.valid := io.og1Resp(i).valid
221      og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH
222      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
223      og1Resp.bits.respType := io.og1Resp(i).bits.respType
224      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
225      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
226    }
227  }
228
229  /**
230    * Connection of [[immArray]]
231    */
232  val immArrayRdataVec = immArray.io.read.map(_.data)
233  immArray.io match { case immArrayIO: DataArrayIO[UInt] =>
234    immArrayIO.write.zipWithIndex.foreach { case (w, i) =>
235      w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i)
236      w.addr := s0_enqSelOHVec(i)
237      w.data := s0_enqImmVec(i)
238    }
239    immArrayIO.read.zipWithIndex.foreach { case (r, i) =>
240      r.addr := finalDeqOH(i)
241    }
242  }
243
244  /**
245    * Connection of [[payloadArray]]
246    */
247  val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst)))
248  payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] =>
249    payloadArrayIO.write.zipWithIndex.foreach { case (w, i) =>
250      w.en := s0_doEnqSelValidVec(i)
251      w.addr := s0_enqSelOHVec(i)
252      w.data := s0_enqBits(i)
253    }
254    payloadArrayIO.read.zipWithIndex.foreach { case (r, i) =>
255      r.addr := finalDeqOH(i)
256      payloadArrayRdata(i) := r.data
257    }
258  }
259
260  val fuTypeRegVec = Reg(Vec(params.numEntries, FuType()))
261  val fuTypeNextVec = WireInit(fuTypeRegVec)
262  fuTypeRegVec := fuTypeNextVec
263
264  s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) =>
265    when (valid) {
266      fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType
267    }
268  }
269
270  enqPolicy match { case ep =>
271    ep.io.valid     := validVec.asUInt
272    s0_enqSelValidVec  := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready}
273    s0_enqSelOHVec     := ep.io.enqSelOHVec.map(oh => oh.bits)
274  }
275
276  protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType =>
277    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
278  ).reverse)
279
280  // if deq port can accept the uop
281  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
282    Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
283  }
284
285  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
286    fuTypeRegVec.map(fuType =>
287      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
288  }
289
290  subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) =>
291    if (dpOption.nonEmpty) {
292      val dp = dpOption.get
293      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
294      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
295      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
296    }
297  }
298
299  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
300    io.enq.map(_.bits.fuType).map(fuType =>
301      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
302  }
303
304  val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W))))))
305
306  ageDetectorEnqVec.zip(enqCanAcceptVec) foreach {
307    case (ageDetectorEnq, enqCanAccept) =>
308      ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map {
309        case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U)
310      }
311  }
312
313  val oldestSelVec = (0 until params.numDeq).map {
314    case deqIdx =>
315      AgeDetector(numEntries = params.numEntries,
316        enq = ageDetectorEnqVec(deqIdx),
317        deq = clearVec.asUInt,
318        canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)
319  }
320
321  finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
322  finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head)
323
324  if (params.numDeq == 2) {
325    val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head
326    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
327
328    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
329      (chooseOldest) -> oldestSelVec(1).valid,
330      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
331    )
332    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
333      (chooseOldest) -> oldestSelVec(1).bits,
334      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
335    )
336  }
337
338  //fuBusyTable
339  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.map { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
340    if(busyTableWrite.nonEmpty) {
341      val btwr = busyTableWrite.get
342      val btrd = busyTableRead.get
343      btwr.io.in.deqResp := io.deqResp(i)
344      btwr.io.in.og0Resp := io.og0Resp(i)
345      btwr.io.in.og1Resp := io.og1Resp(i)
346      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
347      btrd.io.in.fuTypeRegVec := fuTypeRegVec
348      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
349    }
350    else {
351      fuBusyTableMask(i) := 0.U(params.numEntries.W)
352    }
353  }
354
355  //wbfuBusyTable write
356  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
357    if(busyTableWrite.nonEmpty) {
358      val btwr = busyTableWrite.get
359      val bt = busyTable.get
360      val dq = deqResp.get
361      btwr.io.in.deqResp := io.deqResp(i)
362      btwr.io.in.og0Resp := io.og0Resp(i)
363      btwr.io.in.og1Resp := io.og1Resp(i)
364      bt := btwr.io.out.fuBusyTable
365      dq := btwr.io.out.deqRespSet
366    }
367  }
368
369  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
370    if (busyTableWrite.nonEmpty) {
371      val btwr = busyTableWrite.get
372      val bt = busyTable.get
373      val dq = deqResp.get
374      btwr.io.in.deqResp := io.deqResp(i)
375      btwr.io.in.og0Resp := io.og0Resp(i)
376      btwr.io.in.og1Resp := io.og1Resp(i)
377      bt := btwr.io.out.fuBusyTable
378      dq := btwr.io.out.deqRespSet
379    }
380  }
381
382  //wbfuBusyTable read
383  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
384    if(busyTableRead.nonEmpty) {
385      val btrd = busyTableRead.get
386      val bt = busyTable.get
387      btrd.io.in.fuBusyTable := bt
388      btrd.io.in.fuTypeRegVec := fuTypeRegVec
389      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
390    }
391    else {
392      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
393    }
394  }
395  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
396    if (busyTableRead.nonEmpty) {
397      val btrd = busyTableRead.get
398      val bt = busyTable.get
399      btrd.io.in.fuBusyTable := bt
400      btrd.io.in.fuTypeRegVec := fuTypeRegVec
401      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
402    }
403    else {
404      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
405    }
406  }
407
408  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
409    wakeUpQueueOption.foreach {
410      wakeUpQueue =>
411        wakeUpQueue.io.flush := io.flush
412        wakeUpQueue.io.enq.valid := io.deq(i).fire && {
413          if (io.deq(i).bits.common.rfWen.isDefined)
414            io.deq(i).bits.common.rfWen.get && io.deq(i).bits.common.pdest =/= 0.U
415          else
416            true.B
417        }
418        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
419        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
420    }
421  }
422
423  io.deq.zipWithIndex.foreach { case (deq, i) =>
424    deq.valid                := finalDeqSelValidVec(i)
425    deq.bits.addrOH          := finalDeqSelOHVec(i)
426    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
427    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
428    deq.bits.common.fuType   := payloadArrayRdata(i).fuType
429    deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType
430    deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen)
431    deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen)
432    deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen)
433    deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe)
434    deq.bits.common.pdest := payloadArrayRdata(i).pdest
435    deq.bits.common.robIdx := payloadArrayRdata(i).robIdx
436    deq.bits.common.imm := immArrayRdataVec(i)
437    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
438      case ((sink, source), srcIdx) =>
439        sink.value := Mux(
440          SrcType.isXp(payloadArrayRdata(i).srcType(srcIdx)) && payloadArrayRdata(i).psrc(srcIdx) === 0.U,
441          DataSource.none,
442          source.value
443        )
444    }
445    deq.bits.common.l1ExuVec.foreach(_ := finalWakeUpL1ExuOH.get(i))
446    deq.bits.common.l2ExuVec.foreach(_ := finalWakeUpL2ExuVec.get(i))
447    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
448
449    deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) =>
450      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
451    }
452    deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) =>
453      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
454    }
455    deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) =>
456      sink := source
457    }
458    deq.bits.immType := payloadArrayRdata(i).selImm
459  }
460
461  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
462    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
463      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
464      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
465    } else if (wakeUpQueues(i).nonEmpty) {
466      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
467      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
468    } else {
469      wakeup.valid := false.B
470      wakeup.bits := 0.U.asTypeOf(wakeup.bits.cloneType)
471    }
472  }
473
474  // Todo: better counter implementation
475  private val validCnt = PopCount(validVec)
476  private val enqSelCnt = PopCount(s0_doEnqSelValidVec)
477  private val validCntNext = validCnt + enqSelCnt
478  io.status.full := validVec.asUInt.andR
479  io.status.empty := !validVec.asUInt.orR
480  io.status.leftVec(0) := io.status.full
481  for (i <- 0 until params.numEnq) {
482    io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U
483  }
484  io.statusNext.full := validCntNext === params.numEntries.U
485  io.statusNext.empty := validCntNext === 0.U // always false now
486  io.statusNext.leftVec(0) := io.statusNext.full
487  for (i <- 0 until params.numEnq) {
488    io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U
489  }
490  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation
491
492  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
493    val fuLatUIntMaps: Map[UInt, UInt] = fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }
494    val lat = Mux1H(fuLatUIntMaps.keys.map(_ === fuType).toSeq, fuLatUIntMaps.values.toSeq)
495    dontTouch(lat)
496    // ParallelLookUp(fuType, fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }.toSeq)
497  }
498}
499
500class IssueQueueJumpBundle extends Bundle {
501  val pc = UInt(VAddrData().dataWidth.W)
502  val target = UInt(VAddrData().dataWidth.W)
503}
504
505class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
506  val fastMatch = UInt(backendParams.LduCnt.W)
507  val fastImm = UInt(12.W)
508}
509
510class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
511  val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None
512}
513
514class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
515  extends IssueQueueImp(wrapper)
516{
517  io.suggestName("none")
518  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
519  val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
520    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
521  )) else None
522  val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
523    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
524  )) else None
525
526  if (pcArray.nonEmpty) {
527    val pcArrayIO = pcArray.get.io
528    pcArrayIO.read.zipWithIndex.foreach { case (r, i) =>
529      r.addr := finalDeqSelOHVec(i)
530    }
531    pcArrayIO.write.zipWithIndex.foreach { case (w, i) =>
532      w.en := s0_doEnqSelValidVec(i)
533      w.addr := s0_enqSelOHVec(i)
534      w.data := io.enq(i).bits.pc
535    }
536  }
537
538  if (targetArray.nonEmpty) {
539    val arrayIO = targetArray.get.io
540    arrayIO.read.zipWithIndex.foreach { case (r, i) =>
541      r.addr := finalDeqSelOHVec(i)
542    }
543    arrayIO.write.zipWithIndex.foreach { case (w, i) =>
544      w.en := s0_doEnqSelValidVec(i)
545      w.addr := s0_enqSelOHVec(i)
546      w.data := io.enqJmp.get(i).target
547    }
548  }
549
550  io.deq.zipWithIndex.foreach{ case (deq, i) => {
551    deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => {
552      deqJmp.pc := pcArray.get.io.read(i).data
553      deqJmp.target := targetArray.get.io.read(i).data
554    })
555    deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo)
556    deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr)
557    deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset)
558    deq.bits.common.predictInfo.foreach(x => {
559      x.target := targetArray.get.io.read(i).data
560      x.taken := payloadArrayRdata(i).pred_taken
561    })
562    // for std
563    deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx)
564    // for i2f
565    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
566  }}
567}
568
569class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
570  extends IssueQueueImp(wrapper)
571{
572  statusArray.io match { case statusArrayIO: StatusArrayIO =>
573    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
574      val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size
575      val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size
576
577      for (j <- 0 until numPSrc) {
578        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
579        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
580      }
581
582      for (j <- 0 until numLSrc) {
583        enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j)
584      }
585      if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src
586      if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype
587    }
588  }
589  io.deq.zipWithIndex.foreach{ case (deq, i) => {
590    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
591    deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu)
592    deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx)
593  }}
594}
595
596class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
597  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
598  val checkWait = new Bundle {
599    val stIssuePtr = Input(new SqPtr)
600    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
601  }
602  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
603}
604
605class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
606  val memIO = Some(new IssueQueueMemBundle)
607}
608
609class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
610  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
611
612  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ")
613
614  io.suggestName("none")
615  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
616  private val memIO = io.memIO.get
617
618  for (i <- io.enq.indices) {
619    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
620    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
621      memIO.checkWait.memWaitUpdateReq.staIssue(i).valid &&
622        memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value
623    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
624    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
625  }
626
627  for (i <- statusArray.io.enq.indices) {
628    statusArray.io.enq(i).bits.data match { case enqData =>
629      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
630      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
631      enqData.mem.get.waitForStd := false.B
632      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
633      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
634      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
635    }
636
637    statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
638      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
639      slowResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx)
640      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
641      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
642      slowResp.bits.rfWen := DontCare
643      slowResp.bits.fuType := DontCare
644    }
645
646    statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
647      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
648      fastResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx)
649      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
650      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
651      fastResp.bits.rfWen := DontCare
652      fastResp.bits.fuType := DontCare
653    }
654
655    statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
656    statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
657  }
658
659  io.deq.zipWithIndex.foreach { case (deq, i) =>
660    deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx
661    deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx
662    if (params.isLdAddrIQ) {
663      deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr
664      deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset
665    }
666  }
667}