xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision d54d930b0ead83208e925110194de15b167149dc)
1package xiangshan.backend.issue
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.HasCircularQueuePtrHelper
8import xiangshan._
9import xiangshan.backend.fu.{FuConfig, FuType}
10import xiangshan.mem.{MemWaitUpdateReq, SqPtr}
11import xiangshan.backend.Bundles.{DynInst, IssueQueueIssueBundle, IssueQueueWakeUpBundle}
12import xiangshan.backend.datapath.DataConfig._
13import xiangshan.backend.exu.ExeUnitParams
14
15class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
16  implicit val iqParams = params
17  lazy val module = iqParams.schdType match {
18    case IntScheduler() => new IssueQueueIntImp(this)
19    case VfScheduler() => new IssueQueueVfImp(this)
20    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
21      else new IssueQueueIntImp(this)
22    case _ => null
23  }
24}
25
26class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
27  val empty = Output(Bool())
28  val full = Output(Bool())
29  val leftVec = Output(Vec(numEnq + 1, Bool()))
30}
31
32class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle
33
34class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
35  val flush = Flipped(ValidIO(new Redirect))
36
37  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
38
39  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
40  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
41  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
42  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
43  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
44  val wakeup = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle(params.pregBits))))
45  val status = Output(new IssueQueueStatusBundle(params.numEnq))
46  val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
47  // Todo: wake up bundle
48}
49
50class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
51  extends LazyModuleImp(wrapper)
52  with HasXSParameter {
53
54  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " +
55    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
56
57  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
58  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
59  val fuLatencyMaps :  Seq[Option[Seq[(Int, Int)]]]  = params.exuBlockParams.map(x => x.fuLatencyMap)
60  val intFuLatencyMaps: Seq[Option[Seq[(Int, Int)]]]  = params.exuBlockParams.map(x => x.intFuLatencyMap)
61  val vfFuLatencyMaps : Seq[Option[Seq[(Int, Int)]]]  = params.exuBlockParams.map(x => x.vfFuLatencyMap)
62  val latencyValMaxs: Seq[Option[Int]] = params.exuBlockParams.map(x => x.latencyValMax)
63  val allDeqFuCfgs: Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
64  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
65  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
66  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
67  lazy val io = IO(new IssueQueueIO())
68  dontTouch(io.deq)
69  dontTouch(io.deqResp)
70  // Modules
71  val statusArray   = Module(StatusArray(p, params))
72  val immArray      = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries))
73  val payloadArray  = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries))
74  val enqPolicy     = Module(new EnqPolicy)
75  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
76  val fuBusyTable = latencyValMaxs.map { case y => if (y.getOrElse(0)>0) Some(Reg(UInt(y.getOrElse(1).W))) else None }
77
78  // Wires
79  val resps = Seq(io.deqResp, io.og0Resp, io.og1Resp)
80
81  val intWbBusyTableRead = io.wbBusyTableRead.map(_.intWbBusyTable)
82  val vfWbBusyTableRead = io.wbBusyTableRead.map(_.vfWbBusyTable)
83  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
84  val wbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
85  val s0_enqValidVec = io.enq.map(_.valid)
86  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
87  val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W)))
88  val s0_enqNotFlush = !io.flush.valid
89  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
90  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush)
91  val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) =>
92    Mux(valid, oh, 0.U)
93  })
94
95  val s0_enqImmValidVec = io.enq.map(enq => enq.valid)
96  val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm))
97
98  // One deq port only need one special deq policy
99  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
100  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
101
102  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
103  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
104  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
105    Mux(valid, oh, 0.U)
106  }
107  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
108
109  val deqRespVec = io.deqResp
110
111  val validVec = VecInit(statusArray.io.valid.asBools)
112  val canIssueVec = VecInit(statusArray.io.canIssue.asBools)
113  val clearVec = VecInit(statusArray.io.clear.asBools)
114  val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue))
115
116  val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
117  for (i <- io.enq.indices) {
118    for (j <- s0_enqBits(i).srcType.indices) {
119      wakeupEnqSrcStateBypass(i)(j) := Cat(
120        io.wakeup.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
121      ).orR
122    }
123  }
124
125  statusArray.io match { case statusArrayIO: StatusArrayIO =>
126    statusArrayIO.flush  <> io.flush
127    statusArrayIO.wakeup <> io.wakeup
128    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
129      enq.valid                 := s0_doEnqSelValidVec(i)
130      enq.bits.addrOH           := s0_enqSelOHVec(i)
131      val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size)
132      for (j <- 0 until numLSrc) {
133        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
134        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
135        enq.bits.data.srcType(j)  := s0_enqBits(i).srcType(j)
136      }
137      enq.bits.data.robIdx      := s0_enqBits(i).robIdx
138      enq.bits.data.ready       := false.B
139      enq.bits.data.issued      := false.B
140      enq.bits.data.firstIssue  := false.B
141      enq.bits.data.blocked     := false.B
142    }
143    statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) =>
144      deq.deqSelOH.valid  := finalDeqSelValidVec(i)
145      deq.deqSelOH.bits   := finalDeqSelOHVec(i)
146    }
147    statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
148      deqResp.valid      := io.deqResp(i).valid
149      deqResp.bits.addrOH := io.deqResp(i).bits.addrOH
150      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
151      deqResp.bits.respType := io.deqResp(i).bits.respType
152      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
153      deqResp.bits.fuType := io.deqResp(i).bits.fuType
154    }
155    statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
156      og0Resp.valid := io.og0Resp(i).valid
157      og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH
158      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
159      og0Resp.bits.respType := io.og0Resp(i).bits.respType
160      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
161      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
162    }
163    statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
164      og1Resp.valid := io.og1Resp(i).valid
165      og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH
166      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
167      og1Resp.bits.respType := io.og1Resp(i).bits.respType
168      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
169      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
170    }
171  }
172
173  val immArrayRdataVec = immArray.io.read.map(_.data)
174  immArray.io match { case immArrayIO: DataArrayIO[UInt] =>
175    immArrayIO.write.zipWithIndex.foreach { case (w, i) =>
176      w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i)
177      w.addr := s0_enqSelOHVec(i)
178      w.data := s0_enqImmVec(i)
179    }
180    immArrayIO.read.zipWithIndex.foreach { case (r, i) =>
181      r.addr := finalDeqOH(i)
182    }
183  }
184
185  val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst)))
186  payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] =>
187    payloadArrayIO.write.zipWithIndex.foreach { case (w, i) =>
188      w.en := s0_doEnqSelValidVec(i)
189      w.addr := s0_enqSelOHVec(i)
190      w.data := s0_enqBits(i)
191    }
192    payloadArrayIO.read.zipWithIndex.foreach { case (r, i) =>
193      r.addr := finalDeqOH(i)
194      payloadArrayRdata(i) := r.data
195    }
196  }
197
198  val fuTypeRegVec = Reg(Vec(params.numEntries, FuType()))
199  val fuTypeNextVec = WireInit(fuTypeRegVec)
200  fuTypeRegVec := fuTypeNextVec
201
202  s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) =>
203    when (valid) {
204      fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType
205    }
206  }
207
208  enqPolicy match { case ep =>
209    ep.io.valid     := validVec.asUInt
210    s0_enqSelValidVec  := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready}
211    s0_enqSelOHVec     := ep.io.enqSelOHVec.map(oh => oh.bits)
212  }
213
214  protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType =>
215    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
216  ).reverse)
217
218  // if deq port can accept the uop
219  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
220    Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
221  }
222
223  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
224    fuTypeRegVec.map(fuType =>
225      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
226  }
227
228  subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) =>
229    if (dpOption.nonEmpty) {
230      val dp = dpOption.get
231      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~wbBusyTableMask(i)).asUInt
232      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
233      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
234    }
235  }
236
237  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
238    io.enq.map(_.bits.fuType).map(fuType =>
239      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
240  }
241
242  val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W))))))
243
244  ageDetectorEnqVec.zip(enqCanAcceptVec) foreach {
245    case (ageDetectorEnq, enqCanAccept) =>
246      ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map {
247        case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U)
248      }
249  }
250
251  val oldestSelVec = (0 until params.numDeq).map {
252    case deqIdx =>
253      AgeDetector(numEntries = params.numEntries,
254        enq = ageDetectorEnqVec(deqIdx),
255        deq = clearVec.asUInt,
256        canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt)
257  }
258
259  finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
260  finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head)
261
262  if (params.numDeq == 2) {
263    val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head
264    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
265
266    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
267      (chooseOldest) -> oldestSelVec(1).valid,
268      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
269    )
270    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
271      (chooseOldest) -> oldestSelVec(1).bits,
272      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
273    )
274  }
275
276  // fuBusyTable write
277  for (i <- 0 until params.numDeq){
278    if (fuBusyTable(i).nonEmpty) {
279      val isLatencyNumVec = Mux(resps(0)(i).valid && resps(0)(i).bits.respType === RSFeedbackType.issueSuccess,
280        Cat((0 until latencyValMaxs(i).get).map { case num =>
281          val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1
282          val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.deqResp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num
283          isLatencyNum
284        }),
285        0.U
286      ) // |  when N cycle is 2 latency, N+1 cycle could not 1 latency
287      val isLNumVecOg0 = WireInit(~(0.U.asTypeOf(isLatencyNumVec)))
288      isLNumVecOg0 := Mux(resps(1)(i).valid && resps(1)(i).bits.respType === RSFeedbackType.rfArbitFail,
289        ~(Cat(Cat((0 until latencyValMaxs(i).get).map { case num =>
290          val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1
291          val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.og0Resp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num
292          isLatencyNum
293        }), 0.U(1.W))),
294        ~(0.U.asTypeOf(isLatencyNumVec))
295        // & ~
296      )
297      val isLNumVecOg1 = WireInit(~(0.U.asTypeOf(isLatencyNumVec)))
298      isLNumVecOg1 := Mux(resps(2)(i).valid && resps(2)(i).bits.respType === RSFeedbackType.fuBusy,
299        ~(Cat(Cat((0 until latencyValMaxs(i).get).map { case num =>
300          val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == num+1).map(_._1) // futype with latency equal to num+1
301          val isLatencyNum = Cat(latencyNumFuType.map(futype => fuTypeRegVec(OHToUInt(io.og1Resp(i).bits.addrOH)) === futype.U)).asUInt().orR() // The latency of the deq inst is Num
302          isLatencyNum
303        }), 0.U(2.W))),
304        ~(0.U.asTypeOf(isLatencyNumVec))
305      )
306      // & ~
307
308
309      fuBusyTable(i).get := ((fuBusyTable(i).get << 1.U).asUInt() | isLatencyNumVec) & isLNumVecOg0.asUInt() & isLNumVecOg1.asUInt()
310    }
311  }
312
313  for (i <- 0 until params.numDeq){
314    // fuBusyTable read
315    if(fuBusyTable(i).nonEmpty){
316      val isReadLatencyNumVec2 = fuBusyTable(i).get.asBools().reverse.zipWithIndex.map { case (en, idx) =>
317        val isLatencyNumVec = WireInit(0.U(params.numEntries.W))
318        when(en) {
319          isLatencyNumVec := VecInit(fuTypeRegVec.map { case futype =>
320            val latencyNumFuType = fuLatencyMaps(i).get.filter(_._2 == idx).map(_._1)
321            val isLatencyNum = Cat(latencyNumFuType.map(_.U === futype)).asUInt.orR
322            isLatencyNum
323          }).asUInt
324        }
325        isLatencyNumVec
326      }
327      if ( latencyValMaxs(i).get > 1 ){
328        fuBusyTableMask(i) := isReadLatencyNumVec2.reduce(_ | _)
329      }else{
330        fuBusyTableMask(i) := isReadLatencyNumVec2.head
331      }
332    } else {
333      fuBusyTableMask(i) := 0.U(params.numEntries.W)
334    }
335
336    // intWbFuBusyTable read
337    val intWbBusyTableMask = if (intWbBusyTableRead(i).isDefined) {
338      intWbBusyTableRead(i).get.asBools.zipWithIndex.map { case (en, idx) =>
339        val isLatencyNumVec = WireInit(0.U(params.numEntries.W))
340        when(en) {
341          isLatencyNumVec := VecInit(fuTypeRegVec.map { case futype =>
342            val latencyNumFuType = intFuLatencyMaps(i).get.filter(_._2 == idx).map(_._1)
343            val isLatencyNum = Cat(latencyNumFuType.map(_.U === futype)).asUInt.orR
344            isLatencyNum
345          }).asUInt
346        }
347        isLatencyNumVec
348      }
349    }.fold(0.U)(_ | _)
350    else{
351      0.U(params.numEntries.W)
352    }
353    // vfWbFuBusyTable read
354    val vfWbBusyTableMask = if (vfWbBusyTableRead(i).isDefined) {
355      vfWbBusyTableRead(i).get.asBools.zipWithIndex.map { case (en, idx) =>
356        val isLatencyNumVec = WireInit(0.U(params.numEntries.W))
357        when(en) {
358          isLatencyNumVec := VecInit(fuTypeRegVec.map { case futype =>
359            val latencyNumFuType = vfFuLatencyMaps(i).get.filter(_._2 == idx).map(_._1)
360            val isLatencyNum = Cat(latencyNumFuType.map(_.U === futype)).asUInt().orR()
361            isLatencyNum
362          }).asUInt()
363        }
364        isLatencyNumVec
365      }
366    }.fold(0.U)(_ | _)
367    else{
368      0.U(params.numEntries.W)
369    }
370
371    wbBusyTableMask(i) := intWbBusyTableMask | vfWbBusyTableMask
372  }
373
374  io.deq.zipWithIndex.foreach { case (deq, i) =>
375    deq.valid                := finalDeqSelValidVec(i)
376    deq.bits.addrOH          := finalDeqSelOHVec(i)
377    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
378    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
379    deq.bits.common.fuType   := payloadArrayRdata(i).fuType
380    deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType
381    deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen)
382    deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen)
383    deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen)
384    deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe)
385    deq.bits.common.pdest := payloadArrayRdata(i).pdest
386    deq.bits.common.robIdx := payloadArrayRdata(i).robIdx
387    deq.bits.common.imm := immArrayRdataVec(i)
388    deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) =>
389      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
390    }
391    deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) =>
392      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
393    }
394    deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) =>
395      sink := source
396    }
397    deq.bits.immType := payloadArrayRdata(i).selImm
398  }
399
400  // Todo: better counter implementation
401  private val validCnt = PopCount(validVec)
402  private val enqSelCnt = PopCount(s0_doEnqSelValidVec)
403  private val validCntNext = validCnt + enqSelCnt
404  io.status.full := validVec.asUInt.andR
405  io.status.empty := !validVec.asUInt.orR
406  io.status.leftVec(0) := io.status.full
407  for (i <- 0 until params.numEnq) {
408    io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U
409  }
410  io.statusNext.full := validCntNext === params.numEntries.U
411  io.statusNext.empty := validCntNext === 0.U // always false now
412  io.statusNext.leftVec(0) := io.statusNext.full
413  for (i <- 0 until params.numEnq) {
414    io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U
415  }
416  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation
417}
418
419class IssueQueueJumpBundle extends Bundle {
420  val pc = UInt(VAddrData().dataWidth.W)
421  val target = UInt(VAddrData().dataWidth.W)
422}
423
424class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
425  val fastMatch = UInt(backendParams.LduCnt.W)
426  val fastImm = UInt(12.W)
427}
428
429class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
430  val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None
431}
432
433class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
434  extends IssueQueueImp(wrapper)
435{
436  io.suggestName("none")
437  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
438  val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
439    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
440  )) else None
441  val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
442    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
443  )) else None
444
445  if (pcArray.nonEmpty) {
446    val pcArrayIO = pcArray.get.io
447    pcArrayIO.read.zipWithIndex.foreach { case (r, i) =>
448      r.addr := finalDeqSelOHVec(i)
449    }
450    pcArrayIO.write.zipWithIndex.foreach { case (w, i) =>
451      w.en := s0_doEnqSelValidVec(i)
452      w.addr := s0_enqSelOHVec(i)
453//      w.data := io.enqJmp.get(i).pc
454      w.data := io.enq(i).bits.pc
455    }
456  }
457
458  if (targetArray.nonEmpty) {
459    val arrayIO = targetArray.get.io
460    arrayIO.read.zipWithIndex.foreach { case (r, i) =>
461      r.addr := finalDeqSelOHVec(i)
462    }
463    arrayIO.write.zipWithIndex.foreach { case (w, i) =>
464      w.en := s0_doEnqSelValidVec(i)
465      w.addr := s0_enqSelOHVec(i)
466      w.data := io.enqJmp.get(i).target
467    }
468  }
469
470  io.deq.zipWithIndex.foreach{ case (deq, i) => {
471    deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => {
472      deqJmp.pc := pcArray.get.io.read(i).data
473      deqJmp.target := targetArray.get.io.read(i).data
474    })
475    deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo)
476    deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr)
477    deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset)
478    deq.bits.common.predictInfo.foreach(x => {
479      x.target := targetArray.get.io.read(i).data
480      x.taken := payloadArrayRdata(i).pred_taken
481    })
482    // for std
483    deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx)
484    // for i2f
485    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
486  }}
487}
488
489class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
490  extends IssueQueueImp(wrapper)
491{
492  statusArray.io match { case statusArrayIO: StatusArrayIO =>
493    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
494      val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size
495      val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size
496
497      for (j <- 0 until numPSrc) {
498        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
499        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
500      }
501
502      for (j <- 0 until numLSrc) {
503        enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j)
504      }
505      if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src
506      if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype
507    }
508  }
509  io.deq.zipWithIndex.foreach{ case (deq, i) => {
510    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
511    deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu)
512    deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx)
513  }}
514}
515
516class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
517  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
518  val checkWait = new Bundle {
519    val stIssuePtr = Input(new SqPtr)
520    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
521  }
522  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
523}
524
525class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
526  val memIO = Some(new IssueQueueMemBundle)
527}
528
529class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
530  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
531
532  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ")
533
534  io.suggestName("none")
535  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
536  private val memIO = io.memIO.get
537
538  for (i <- io.enq.indices) {
539    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
540    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
541      memIO.checkWait.memWaitUpdateReq.staIssue(i).valid &&
542        memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value
543    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
544    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
545  }
546
547  for (i <- statusArray.io.enq.indices) {
548    statusArray.io.enq(i).bits.data match { case enqData =>
549      enqData.blocked := s0_enqBits(i).loadWaitBit
550      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
551      enqData.mem.get.waitForStd := false.B
552      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
553      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
554      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
555    }
556
557    statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
558      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
559      slowResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx)
560      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
561      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
562      slowResp.bits.rfWen := DontCare
563      slowResp.bits.fuType := DontCare
564    }
565
566    statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
567      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
568      fastResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx)
569      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
570      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
571      fastResp.bits.rfWen := DontCare
572      fastResp.bits.fuType := DontCare
573    }
574
575    statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
576    statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
577  }
578
579  io.deq.zipWithIndex.foreach { case (deq, i) =>
580    deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx
581    deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx
582    if (params.isLdAddrIQ) {
583      deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr
584      deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset
585    }
586  }
587}