1package xiangshan.backend.issue 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.{HasCircularQueuePtrHelper, ParallelLookUp} 8import utils.OptionWrapper 9import xiangshan._ 10import xiangshan.backend.Bundles 11import xiangshan.backend.fu.{FuConfig, FuType} 12import xiangshan.mem.{MemWaitUpdateReq, SqPtr} 13import xiangshan.backend.Bundles.{DynInst, ExuInput, IssueQueueIssueBundle, IssueQueueWakeUpBundle} 14import xiangshan.backend.datapath.DataConfig._ 15import xiangshan.backend.exu.ExeUnitParams 16 17class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 18 implicit val iqParams = params 19 lazy val module = iqParams.schdType match { 20 case IntScheduler() => new IssueQueueIntImp(this) 21 case VfScheduler() => new IssueQueueVfImp(this) 22 case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this) 23 else new IssueQueueIntImp(this) 24 case _ => null 25 } 26} 27 28class IssueQueueStatusBundle(numEnq: Int) extends Bundle { 29 val empty = Output(Bool()) 30 val full = Output(Bool()) 31 val leftVec = Output(Vec(numEnq + 1, Bool())) 32} 33 34class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle 35 36class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 37 // Inputs 38 val flush = Flipped(ValidIO(new Redirect)) 39 val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 40 41 val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 42 val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 43 val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 44 val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle()) 45 val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle()) 46 val wakeupFromWB = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle("WB", params.backendParam)))) 47 val wakeupFromIQ: MixedVec[ValidIO[IssueQueueWakeUpBundle]] = Flipped(params.genWakeUpSinkValidBundle) 48 49 // Outputs 50 val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle 51 val wakeupToIQ: MixedVec[ValidIO[IssueQueueWakeUpBundle]] = params.genWakeUpSourceValidBundle 52 val status = Output(new IssueQueueStatusBundle(params.numEnq)) 53 val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 54 55 def allWakeUp = wakeupFromWB ++ wakeupFromIQ 56} 57 58class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 59 extends LazyModuleImp(wrapper) 60 with HasXSParameter { 61 62 println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " + 63 s"wakeup exu sources(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " + 64 s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 65 66 require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 67 val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 68 val allDeqFuCfgs : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 69 val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 70 val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 71 val fuLatencyMaps : Seq[Map[Int, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap) 72 println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 73 lazy val io = IO(new IssueQueueIO()) 74 dontTouch(io.deq) 75 dontTouch(io.deqResp) 76 // Modules 77 val statusArray = Module(StatusArray(p, params)) 78 val immArray = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries)) 79 val payloadArray = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries)) 80 val enqPolicy = Module(new EnqPolicy) 81 val subDeqPolicies = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None) 82 val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) } 83 val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) } 84 val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) } 85 val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) } 86 val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) } 87 val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) } 88 89 val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, ValidIO[Redirect]]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module( 90 new MultiWakeupQueue( 91 new ExuInput(x), 92 ValidIO(new Redirect) , 93 x.fuLatancySet, 94 (exuInput: ExuInput, flush: ValidIO[Redirect]) => exuInput.robIdx.needFlush(flush) 95 ) 96 ))} 97 98 val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable) 99 val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable) 100 val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable) 101 val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable) 102 val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet) 103 val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet) 104 val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 105 val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 106 val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 107 val s0_enqValidVec = io.enq.map(_.valid) 108 val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 109 val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W))) 110 val s0_enqNotFlush = !io.flush.valid 111 val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 112 val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) 113 val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) => 114 Mux(valid, oh, 0.U) 115 }) 116 117 val s0_enqImmValidVec = io.enq.map(enq => enq.valid) 118 val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm)) 119 120 // One deq port only need one special deq policy 121 val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool())))) 122 val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W))))) 123 124 val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 125 val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 126 val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) => 127 Mux(valid, oh, 0.U) 128 } 129 val finalDeqMask: UInt = finalDeqOH.reduce(_ | _) 130 131 val deqRespVec = io.deqResp 132 133 val validVec = VecInit(statusArray.io.valid.asBools) 134 val canIssueVec = VecInit(statusArray.io.canIssue.asBools) 135 val clearVec = VecInit(statusArray.io.clear.asBools) 136 val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue)) 137 val wakeUpIQOH = statusArray.io.srcWakeUpIQOH 138 139 val finalWakeUpIQOH: Option[Vec[Vec[Vec[Bool]]]] = wakeUpIQOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x)))) 140 141 val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 142 for (i <- io.enq.indices) { 143 for (j <- s0_enqBits(i).srcType.indices) { 144 wakeupEnqSrcStateBypass(i)(j) := Cat( 145 io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head) 146 ).orR 147 } 148 } 149 150 /** 151 * Connection of [[statusArray]] 152 */ 153 statusArray.io match { case statusArrayIO: StatusArrayIO => 154 statusArrayIO.flush <> io.flush 155 statusArrayIO.wakeUpFromIQ := io.wakeupFromIQ 156 statusArrayIO.wakeUpFromWB := io.wakeupFromWB 157 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 158 enq.valid := s0_doEnqSelValidVec(i) 159 enq.bits.addrOH := s0_enqSelOHVec(i) 160 val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size) 161 for (j <- 0 until numLSrc) { 162 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 163 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 164 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 165 } 166 enq.bits.data.robIdx := s0_enqBits(i).robIdx 167 enq.bits.data.ready := false.B 168 enq.bits.data.issued := false.B 169 enq.bits.data.firstIssue := false.B 170 enq.bits.data.blocked := false.B 171 enq.bits.data.srcWakeUpIQOH match { 172 case Some(value) => value := 0.U.asTypeOf(value) 173 case None => 174 } 175 } 176 statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) => 177 deq.deqSelOH.valid := finalDeqSelValidVec(i) 178 deq.deqSelOH.bits := finalDeqSelOHVec(i) 179 } 180 statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) => 181 deqResp.valid := io.deqResp(i).valid 182 deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 183 deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 184 deqResp.bits.respType := io.deqResp(i).bits.respType 185 deqResp.bits.rfWen := io.deqResp(i).bits.rfWen 186 deqResp.bits.fuType := io.deqResp(i).bits.fuType 187 } 188 statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 189 og0Resp.valid := io.og0Resp(i).valid 190 og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 191 og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 192 og0Resp.bits.respType := io.og0Resp(i).bits.respType 193 og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 194 og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 195 } 196 statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 197 og1Resp.valid := io.og1Resp(i).valid 198 og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 199 og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 200 og1Resp.bits.respType := io.og1Resp(i).bits.respType 201 og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 202 og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 203 } 204 } 205 206 /** 207 * Connection of [[immArray]] 208 */ 209 val immArrayRdataVec = immArray.io.read.map(_.data) 210 immArray.io match { case immArrayIO: DataArrayIO[UInt] => 211 immArrayIO.write.zipWithIndex.foreach { case (w, i) => 212 w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i) 213 w.addr := s0_enqSelOHVec(i) 214 w.data := s0_enqImmVec(i) 215 } 216 immArrayIO.read.zipWithIndex.foreach { case (r, i) => 217 r.addr := finalDeqOH(i) 218 } 219 } 220 221 /** 222 * Connection of [[payloadArray]] 223 */ 224 val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst))) 225 payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] => 226 payloadArrayIO.write.zipWithIndex.foreach { case (w, i) => 227 w.en := s0_doEnqSelValidVec(i) 228 w.addr := s0_enqSelOHVec(i) 229 w.data := s0_enqBits(i) 230 } 231 payloadArrayIO.read.zipWithIndex.foreach { case (r, i) => 232 r.addr := finalDeqOH(i) 233 payloadArrayRdata(i) := r.data 234 } 235 } 236 237 val fuTypeRegVec = Reg(Vec(params.numEntries, FuType())) 238 val fuTypeNextVec = WireInit(fuTypeRegVec) 239 fuTypeRegVec := fuTypeNextVec 240 241 s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) => 242 when (valid) { 243 fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType 244 } 245 } 246 247 enqPolicy match { case ep => 248 ep.io.valid := validVec.asUInt 249 s0_enqSelValidVec := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready} 250 s0_enqSelOHVec := ep.io.enqSelOHVec.map(oh => oh.bits) 251 } 252 253 protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType => 254 Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR 255 ).reverse) 256 257 // if deq port can accept the uop 258 protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 259 Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt 260 } 261 262 protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 263 fuTypeRegVec.map(fuType => 264 Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 265 } 266 267 subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) => 268 if (dpOption.nonEmpty) { 269 val dp = dpOption.get 270 dp.io.request := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt 271 subDeqSelValidVec(i).get := dp.io.deqSelOHVec.map(oh => oh.valid) 272 subDeqSelOHVec(i).get := dp.io.deqSelOHVec.map(oh => oh.bits) 273 } 274 } 275 276 protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 277 io.enq.map(_.bits.fuType).map(fuType => 278 Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 279 } 280 281 val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W)))))) 282 283 ageDetectorEnqVec.zip(enqCanAcceptVec) foreach { 284 case (ageDetectorEnq, enqCanAccept) => 285 ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map { 286 case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U) 287 } 288 } 289 290 val oldestSelVec = (0 until params.numDeq).map { 291 case deqIdx => 292 AgeDetector(numEntries = params.numEntries, 293 enq = ageDetectorEnqVec(deqIdx), 294 deq = clearVec.asUInt, 295 canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt) 296 } 297 298 finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head 299 finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head) 300 301 if (params.numDeq == 2) { 302 val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head 303 val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head 304 305 finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq( 306 (chooseOldest) -> oldestSelVec(1).valid, 307 (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head) 308 ) 309 finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq( 310 (chooseOldest) -> oldestSelVec(1).bits, 311 (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head) 312 ) 313 } 314 315 //fuBusyTable 316 fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.map { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) => 317 if(busyTableWrite.nonEmpty) { 318 val btwr = busyTableWrite.get 319 val btrd = busyTableRead.get 320 btwr.io.in.deqResp := io.deqResp(i) 321 btwr.io.in.og0Resp := io.og0Resp(i) 322 btwr.io.in.og1Resp := io.og1Resp(i) 323 btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable 324 btrd.io.in.fuTypeRegVec := fuTypeRegVec 325 fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask 326 } 327 else { 328 fuBusyTableMask(i) := 0.U(params.numEntries.W) 329 } 330 } 331 332 //wbfuBusyTable write 333 intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 334 if(busyTableWrite.nonEmpty) { 335 val btwr = busyTableWrite.get 336 val bt = busyTable.get 337 val dq = deqResp.get 338 btwr.io.in.deqResp := io.deqResp(i) 339 btwr.io.in.og0Resp := io.og0Resp(i) 340 btwr.io.in.og1Resp := io.og1Resp(i) 341 bt := btwr.io.out.fuBusyTable 342 dq := btwr.io.out.deqRespSet 343 } 344 } 345 346 vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 347 if (busyTableWrite.nonEmpty) { 348 val btwr = busyTableWrite.get 349 val bt = busyTable.get 350 val dq = deqResp.get 351 btwr.io.in.deqResp := io.deqResp(i) 352 btwr.io.in.og0Resp := io.og0Resp(i) 353 btwr.io.in.og1Resp := io.og1Resp(i) 354 bt := btwr.io.out.fuBusyTable 355 dq := btwr.io.out.deqRespSet 356 } 357 } 358 359 //wbfuBusyTable read 360 intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 361 if(busyTableRead.nonEmpty) { 362 val btrd = busyTableRead.get 363 val bt = busyTable.get 364 btrd.io.in.fuBusyTable := bt 365 btrd.io.in.fuTypeRegVec := fuTypeRegVec 366 intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 367 } 368 else { 369 intWbBusyTableMask(i) := 0.U(params.numEntries.W) 370 } 371 } 372 vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 373 if (busyTableRead.nonEmpty) { 374 val btrd = busyTableRead.get 375 val bt = busyTable.get 376 btrd.io.in.fuBusyTable := bt 377 btrd.io.in.fuTypeRegVec := fuTypeRegVec 378 vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 379 } 380 else { 381 vfWbBusyTableMask(i) := 0.U(params.numEntries.W) 382 } 383 } 384 385 wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) => 386 wakeUpQueueOption.foreach { 387 wakeUpQueue => 388 wakeUpQueue.io.flush := io.flush 389 wakeUpQueue.io.enq.valid := io.deq(i).valid 390 wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common 391 wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType) 392 } 393 } 394 395 io.deq.zipWithIndex.foreach { case (deq, i) => 396 deq.valid := finalDeqSelValidVec(i) 397 deq.bits.addrOH := finalDeqSelOHVec(i) 398 deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 399 deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 400 deq.bits.common.fuType := payloadArrayRdata(i).fuType 401 deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType 402 deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen) 403 deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen) 404 deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen) 405 deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe) 406 deq.bits.common.pdest := payloadArrayRdata(i).pdest 407 deq.bits.common.robIdx := payloadArrayRdata(i).robIdx 408 deq.bits.common.imm := immArrayRdataVec(i) 409 deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) => 410 rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 411 } 412 deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) => 413 rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 414 } 415 deq.bits.bypass.exuOH.foreach(x => x := 0.U.asTypeOf(x)) 416 if (finalWakeUpIQOH.nonEmpty) { 417 for ((iqWakeUp: Vec[Bool], srcIdx) <- finalWakeUpIQOH.get(i).zipWithIndex) { 418 for (iqWakeUpIdx <- io.wakeupFromIQ.indices) { 419 deq.bits.bypass.exuOH(srcIdx)(io.wakeupFromIQ(iqWakeUpIdx).bits.exuIdx) := iqWakeUp(iqWakeUpIdx) 420 } 421 } 422 } 423 deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) => 424 sink := source 425 } 426 deq.bits.immType := payloadArrayRdata(i).selImm 427 } 428 429 io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) => 430 if (wakeUpQueues(i).nonEmpty) { 431 wakeup.valid := wakeUpQueues(i).get.io.deq.valid 432 wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits) 433 } else { 434 wakeup.valid := false.B 435 wakeup.bits := 0.U.asTypeOf(wakeup.bits.cloneType) 436 } 437 } 438 439 // Todo: better counter implementation 440 private val validCnt = PopCount(validVec) 441 private val enqSelCnt = PopCount(s0_doEnqSelValidVec) 442 private val validCntNext = validCnt + enqSelCnt 443 io.status.full := validVec.asUInt.andR 444 io.status.empty := !validVec.asUInt.orR 445 io.status.leftVec(0) := io.status.full 446 for (i <- 0 until params.numEnq) { 447 io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U 448 } 449 io.statusNext.full := validCntNext === params.numEntries.U 450 io.statusNext.empty := validCntNext === 0.U // always false now 451 io.statusNext.leftVec(0) := io.statusNext.full 452 for (i <- 0 until params.numEnq) { 453 io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U 454 } 455 io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation 456 457 protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = { 458 ParallelLookUp(fuType, fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }.toSeq) 459 } 460} 461 462class IssueQueueJumpBundle extends Bundle { 463 val pc = UInt(VAddrData().dataWidth.W) 464 val target = UInt(VAddrData().dataWidth.W) 465} 466 467class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 468 val fastMatch = UInt(backendParams.LduCnt.W) 469 val fastImm = UInt(12.W) 470} 471 472class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 473 val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None 474} 475 476class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 477 extends IssueQueueImp(wrapper) 478{ 479 io.suggestName("none") 480 override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 481 val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 482 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 483 )) else None 484 val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 485 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 486 )) else None 487 488 if (pcArray.nonEmpty) { 489 val pcArrayIO = pcArray.get.io 490 pcArrayIO.read.zipWithIndex.foreach { case (r, i) => 491 r.addr := finalDeqSelOHVec(i) 492 } 493 pcArrayIO.write.zipWithIndex.foreach { case (w, i) => 494 w.en := s0_doEnqSelValidVec(i) 495 w.addr := s0_enqSelOHVec(i) 496 w.data := io.enq(i).bits.pc 497 } 498 } 499 500 if (targetArray.nonEmpty) { 501 val arrayIO = targetArray.get.io 502 arrayIO.read.zipWithIndex.foreach { case (r, i) => 503 r.addr := finalDeqSelOHVec(i) 504 } 505 arrayIO.write.zipWithIndex.foreach { case (w, i) => 506 w.en := s0_doEnqSelValidVec(i) 507 w.addr := s0_enqSelOHVec(i) 508 w.data := io.enqJmp.get(i).target 509 } 510 } 511 512 io.deq.zipWithIndex.foreach{ case (deq, i) => { 513 deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => { 514 deqJmp.pc := pcArray.get.io.read(i).data 515 deqJmp.target := targetArray.get.io.read(i).data 516 }) 517 deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo) 518 deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr) 519 deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset) 520 deq.bits.common.predictInfo.foreach(x => { 521 x.target := targetArray.get.io.read(i).data 522 x.taken := payloadArrayRdata(i).pred_taken 523 }) 524 // for std 525 deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx) 526 // for i2f 527 deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 528 }} 529} 530 531class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 532 extends IssueQueueImp(wrapper) 533{ 534 statusArray.io match { case statusArrayIO: StatusArrayIO => 535 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 536 val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size 537 val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size 538 539 for (j <- 0 until numPSrc) { 540 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 541 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 542 } 543 544 for (j <- 0 until numLSrc) { 545 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 546 } 547 if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src 548 if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype 549 } 550 } 551 io.deq.zipWithIndex.foreach{ case (deq, i) => { 552 deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 553 deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu) 554 deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx) 555 }} 556} 557 558class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 559 val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 560 val checkWait = new Bundle { 561 val stIssuePtr = Input(new SqPtr) 562 val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 563 } 564 val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 565} 566 567class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 568 val memIO = Some(new IssueQueueMemBundle) 569} 570 571class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 572 extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 573 574 require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ") 575 576 io.suggestName("none") 577 override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 578 private val memIO = io.memIO.get 579 580 for (i <- io.enq.indices) { 581 val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 582 val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 583 memIO.checkWait.memWaitUpdateReq.staIssue(i).valid && 584 memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value 585 })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 586 s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 587 } 588 589 for (i <- statusArray.io.enq.indices) { 590 statusArray.io.enq(i).bits.data match { case enqData => 591 enqData.blocked := s0_enqBits(i).loadWaitBit 592 enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 593 enqData.mem.get.waitForStd := false.B 594 enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 595 enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 596 enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 597 } 598 599 statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 600 slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 601 slowResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx) 602 slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 603 slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 604 slowResp.bits.rfWen := DontCare 605 slowResp.bits.fuType := DontCare 606 } 607 608 statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 609 fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 610 fastResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx) 611 fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 612 fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 613 fastResp.bits.rfWen := DontCare 614 fastResp.bits.fuType := DontCare 615 } 616 617 statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 618 statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 619 } 620 621 io.deq.zipWithIndex.foreach { case (deq, i) => 622 deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx 623 deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx 624 if (params.isLdAddrIQ) { 625 deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr 626 deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset 627 } 628 } 629}