1package xiangshan.backend.issue 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.HasCircularQueuePtrHelper 8import utils.OptionWrapper 9import xiangshan._ 10import xiangshan.backend.fu.{FuConfig, FuType} 11import xiangshan.mem.{MemWaitUpdateReq, SqPtr} 12import xiangshan.backend.Bundles.{DynInst, IssueQueueIssueBundle, IssueQueueWakeUpBundle} 13import xiangshan.backend.datapath.DataConfig._ 14import xiangshan.backend.exu.ExeUnitParams 15 16class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 17 implicit val iqParams = params 18 lazy val module = iqParams.schdType match { 19 case IntScheduler() => new IssueQueueIntImp(this) 20 case VfScheduler() => new IssueQueueVfImp(this) 21 case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this) 22 else new IssueQueueIntImp(this) 23 case _ => null 24 } 25} 26 27class IssueQueueStatusBundle(numEnq: Int) extends Bundle { 28 val empty = Output(Bool()) 29 val full = Output(Bool()) 30 val leftVec = Output(Vec(numEnq + 1, Bool())) 31} 32 33class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle 34 35class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 36 val flush = Flipped(ValidIO(new Redirect)) 37 38 val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 39 40 val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle 41 val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 42 val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 43 val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 44 val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle()) 45 val wakeup = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle(params.pregBits)))) 46 val status = Output(new IssueQueueStatusBundle(params.numEnq)) 47 val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 48 // Todo: wake up bundle 49} 50 51class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 52 extends LazyModuleImp(wrapper) 53 with HasXSParameter { 54 55 println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " + 56 s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 57 58 require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 59 val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 60 val allDeqFuCfgs: Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 61 val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 62 val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 63 println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 64 lazy val io = IO(new IssueQueueIO()) 65 dontTouch(io.deq) 66 dontTouch(io.deqResp) 67 // Modules 68 val statusArray = Module(StatusArray(p, params)) 69 val immArray = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries)) 70 val payloadArray = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries)) 71 val enqPolicy = Module(new EnqPolicy) 72 val subDeqPolicies = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None) 73 val fuBusyTableWrite = params.exuBlockParams.zipWithIndex.map { case (x, i) => OptionWrapper(x.latencyValMax > 0, () => Module(new FuBusyTableWrite(i))) } 74 val fuBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => OptionWrapper(x.latencyValMax > 0, () => Module(new FuBusyTableRead(params.exuBlockParams(i).fuLatencyMap))) } 75 val intWbBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => OptionWrapper(x.intLatencyCertain, () => Module(new FuBusyTableRead(params.exuBlockParams(i).intFuLatencyMap))) } 76 val vfWbBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => OptionWrapper(x.vfLatencyCertain, () => Module(new FuBusyTableRead(params.exuBlockParams(i).vfFuLatencyMap))) } 77 78 val intWbBusyTable = io.wbBusyTableRead.map(_.intWbBusyTable) 79 val vfWbBusyTable = io.wbBusyTableRead.map(_.vfWbBusyTable) 80 val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 81 val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 82 val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 83 val s0_enqValidVec = io.enq.map(_.valid) 84 val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 85 val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W))) 86 val s0_enqNotFlush = !io.flush.valid 87 val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 88 val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) 89 val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) => 90 Mux(valid, oh, 0.U) 91 }) 92 93 val s0_enqImmValidVec = io.enq.map(enq => enq.valid) 94 val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm)) 95 96 // One deq port only need one special deq policy 97 val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool())))) 98 val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W))))) 99 100 val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 101 val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 102 val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) => 103 Mux(valid, oh, 0.U) 104 } 105 val finalDeqMask: UInt = finalDeqOH.reduce(_ | _) 106 107 val deqRespVec = io.deqResp 108 109 val validVec = VecInit(statusArray.io.valid.asBools) 110 val canIssueVec = VecInit(statusArray.io.canIssue.asBools) 111 val clearVec = VecInit(statusArray.io.clear.asBools) 112 val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue)) 113 114 val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 115 for (i <- io.enq.indices) { 116 for (j <- s0_enqBits(i).srcType.indices) { 117 wakeupEnqSrcStateBypass(i)(j) := Cat( 118 io.wakeup.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head) 119 ).orR 120 } 121 } 122 123 statusArray.io match { case statusArrayIO: StatusArrayIO => 124 statusArrayIO.flush <> io.flush 125 statusArrayIO.wakeup <> io.wakeup 126 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 127 enq.valid := s0_doEnqSelValidVec(i) 128 enq.bits.addrOH := s0_enqSelOHVec(i) 129 val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size) 130 for (j <- 0 until numLSrc) { 131 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 132 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 133 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 134 } 135 enq.bits.data.robIdx := s0_enqBits(i).robIdx 136 enq.bits.data.ready := false.B 137 enq.bits.data.issued := false.B 138 enq.bits.data.firstIssue := false.B 139 enq.bits.data.blocked := false.B 140 } 141 statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) => 142 deq.deqSelOH.valid := finalDeqSelValidVec(i) 143 deq.deqSelOH.bits := finalDeqSelOHVec(i) 144 } 145 statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) => 146 deqResp.valid := io.deqResp(i).valid 147 deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 148 deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 149 deqResp.bits.respType := io.deqResp(i).bits.respType 150 deqResp.bits.rfWen := io.deqResp(i).bits.rfWen 151 deqResp.bits.fuType := io.deqResp(i).bits.fuType 152 } 153 statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 154 og0Resp.valid := io.og0Resp(i).valid 155 og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 156 og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 157 og0Resp.bits.respType := io.og0Resp(i).bits.respType 158 og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 159 og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 160 } 161 statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 162 og1Resp.valid := io.og1Resp(i).valid 163 og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 164 og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 165 og1Resp.bits.respType := io.og1Resp(i).bits.respType 166 og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 167 og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 168 } 169 } 170 171 val immArrayRdataVec = immArray.io.read.map(_.data) 172 immArray.io match { case immArrayIO: DataArrayIO[UInt] => 173 immArrayIO.write.zipWithIndex.foreach { case (w, i) => 174 w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i) 175 w.addr := s0_enqSelOHVec(i) 176 w.data := s0_enqImmVec(i) 177 } 178 immArrayIO.read.zipWithIndex.foreach { case (r, i) => 179 r.addr := finalDeqOH(i) 180 } 181 } 182 183 val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst))) 184 payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] => 185 payloadArrayIO.write.zipWithIndex.foreach { case (w, i) => 186 w.en := s0_doEnqSelValidVec(i) 187 w.addr := s0_enqSelOHVec(i) 188 w.data := s0_enqBits(i) 189 } 190 payloadArrayIO.read.zipWithIndex.foreach { case (r, i) => 191 r.addr := finalDeqOH(i) 192 payloadArrayRdata(i) := r.data 193 } 194 } 195 196 val fuTypeRegVec = Reg(Vec(params.numEntries, FuType())) 197 val fuTypeNextVec = WireInit(fuTypeRegVec) 198 fuTypeRegVec := fuTypeNextVec 199 200 s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) => 201 when (valid) { 202 fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType 203 } 204 } 205 206 enqPolicy match { case ep => 207 ep.io.valid := validVec.asUInt 208 s0_enqSelValidVec := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready} 209 s0_enqSelOHVec := ep.io.enqSelOHVec.map(oh => oh.bits) 210 } 211 212 protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType => 213 Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR 214 ).reverse) 215 216 // if deq port can accept the uop 217 protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 218 Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt 219 } 220 221 protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 222 fuTypeRegVec.map(fuType => 223 Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 224 } 225 226 subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) => 227 if (dpOption.nonEmpty) { 228 val dp = dpOption.get 229 dp.io.request := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt 230 subDeqSelValidVec(i).get := dp.io.deqSelOHVec.map(oh => oh.valid) 231 subDeqSelOHVec(i).get := dp.io.deqSelOHVec.map(oh => oh.bits) 232 } 233 } 234 235 protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 236 io.enq.map(_.bits.fuType).map(fuType => 237 Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 238 } 239 240 val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W)))))) 241 242 ageDetectorEnqVec.zip(enqCanAcceptVec) foreach { 243 case (ageDetectorEnq, enqCanAccept) => 244 ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map { 245 case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U) 246 } 247 } 248 249 val oldestSelVec = (0 until params.numDeq).map { 250 case deqIdx => 251 AgeDetector(numEntries = params.numEntries, 252 enq = ageDetectorEnqVec(deqIdx), 253 deq = clearVec.asUInt, 254 canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt) 255 } 256 257 finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head 258 finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head) 259 260 if (params.numDeq == 2) { 261 val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head 262 val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head 263 264 finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq( 265 (chooseOldest) -> oldestSelVec(1).valid, 266 (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head) 267 ) 268 finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq( 269 (chooseOldest) -> oldestSelVec(1).bits, 270 (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head) 271 ) 272 } 273 274 //fuBusyTable 275 fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.map { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) => 276 if(busyTableWrite.nonEmpty) { 277 val btwr = busyTableWrite.get 278 val btrd = busyTableRead.get 279 btwr.io.in.deqResp := io.deqResp 280 btwr.io.in.og0Resp := io.og0Resp 281 btwr.io.in.og1Resp := io.og1Resp 282 btwr.io.in.fuTypeRegVec := fuTypeRegVec 283 btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable 284 btrd.io.in.fuTypeRegVec := fuTypeRegVec 285 fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask 286 } 287 else { 288 fuBusyTableMask(i) := 0.U(params.numEntries.W) 289 } 290 } 291 292 //wbfuBusyTable read 293 intWbBusyTableRead.zip(intWbBusyTable).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 294 if(busyTableRead.nonEmpty) { 295 val btrd = busyTableRead.get 296 val bt = busyTable.get 297 btrd.io.in.fuBusyTable := bt 298 btrd.io.in.fuTypeRegVec := fuTypeRegVec 299 intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 300 } 301 else { 302 intWbBusyTableMask(i) := 0.U(params.numEntries.W) 303 } 304 } 305 vfWbBusyTableRead.zip(vfWbBusyTable).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 306 if (busyTableRead.nonEmpty) { 307 val btrd = busyTableRead.get 308 val bt = busyTable.get 309 btrd.io.in.fuBusyTable := bt 310 btrd.io.in.fuTypeRegVec := fuTypeRegVec 311 vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 312 } 313 else { 314 vfWbBusyTableMask(i) := 0.U(params.numEntries.W) 315 } 316 } 317 318 io.deq.zipWithIndex.foreach { case (deq, i) => 319 deq.valid := finalDeqSelValidVec(i) 320 deq.bits.addrOH := finalDeqSelOHVec(i) 321 deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 322 deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 323 deq.bits.common.fuType := payloadArrayRdata(i).fuType 324 deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType 325 deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen) 326 deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen) 327 deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen) 328 deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe) 329 deq.bits.common.pdest := payloadArrayRdata(i).pdest 330 deq.bits.common.robIdx := payloadArrayRdata(i).robIdx 331 deq.bits.common.imm := immArrayRdataVec(i) 332 deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) => 333 rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 334 } 335 deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) => 336 rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 337 } 338 deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) => 339 sink := source 340 } 341 deq.bits.immType := payloadArrayRdata(i).selImm 342 } 343 344 // Todo: better counter implementation 345 private val validCnt = PopCount(validVec) 346 private val enqSelCnt = PopCount(s0_doEnqSelValidVec) 347 private val validCntNext = validCnt + enqSelCnt 348 io.status.full := validVec.asUInt.andR 349 io.status.empty := !validVec.asUInt.orR 350 io.status.leftVec(0) := io.status.full 351 for (i <- 0 until params.numEnq) { 352 io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U 353 } 354 io.statusNext.full := validCntNext === params.numEntries.U 355 io.statusNext.empty := validCntNext === 0.U // always false now 356 io.statusNext.leftVec(0) := io.statusNext.full 357 for (i <- 0 until params.numEnq) { 358 io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U 359 } 360 io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation 361} 362 363class IssueQueueJumpBundle extends Bundle { 364 val pc = UInt(VAddrData().dataWidth.W) 365 val target = UInt(VAddrData().dataWidth.W) 366} 367 368class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 369 val fastMatch = UInt(backendParams.LduCnt.W) 370 val fastImm = UInt(12.W) 371} 372 373class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 374 val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None 375} 376 377class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 378 extends IssueQueueImp(wrapper) 379{ 380 io.suggestName("none") 381 override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 382 val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 383 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 384 )) else None 385 val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 386 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 387 )) else None 388 389 if (pcArray.nonEmpty) { 390 val pcArrayIO = pcArray.get.io 391 pcArrayIO.read.zipWithIndex.foreach { case (r, i) => 392 r.addr := finalDeqSelOHVec(i) 393 } 394 pcArrayIO.write.zipWithIndex.foreach { case (w, i) => 395 w.en := s0_doEnqSelValidVec(i) 396 w.addr := s0_enqSelOHVec(i) 397 w.data := io.enq(i).bits.pc 398 } 399 } 400 401 if (targetArray.nonEmpty) { 402 val arrayIO = targetArray.get.io 403 arrayIO.read.zipWithIndex.foreach { case (r, i) => 404 r.addr := finalDeqSelOHVec(i) 405 } 406 arrayIO.write.zipWithIndex.foreach { case (w, i) => 407 w.en := s0_doEnqSelValidVec(i) 408 w.addr := s0_enqSelOHVec(i) 409 w.data := io.enqJmp.get(i).target 410 } 411 } 412 413 io.deq.zipWithIndex.foreach{ case (deq, i) => { 414 deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => { 415 deqJmp.pc := pcArray.get.io.read(i).data 416 deqJmp.target := targetArray.get.io.read(i).data 417 }) 418 deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo) 419 deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr) 420 deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset) 421 deq.bits.common.predictInfo.foreach(x => { 422 x.target := targetArray.get.io.read(i).data 423 x.taken := payloadArrayRdata(i).pred_taken 424 }) 425 // for std 426 deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx) 427 // for i2f 428 deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 429 }} 430} 431 432class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 433 extends IssueQueueImp(wrapper) 434{ 435 statusArray.io match { case statusArrayIO: StatusArrayIO => 436 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 437 val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size 438 val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size 439 440 for (j <- 0 until numPSrc) { 441 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 442 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 443 } 444 445 for (j <- 0 until numLSrc) { 446 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 447 } 448 if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src 449 if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype 450 } 451 } 452 io.deq.zipWithIndex.foreach{ case (deq, i) => { 453 deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 454 deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu) 455 deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx) 456 }} 457} 458 459class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 460 val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 461 val checkWait = new Bundle { 462 val stIssuePtr = Input(new SqPtr) 463 val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 464 } 465 val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 466} 467 468class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 469 val memIO = Some(new IssueQueueMemBundle) 470} 471 472class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 473 extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 474 475 require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ") 476 477 io.suggestName("none") 478 override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 479 private val memIO = io.memIO.get 480 481 for (i <- io.enq.indices) { 482 val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 483 val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 484 memIO.checkWait.memWaitUpdateReq.staIssue(i).valid && 485 memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value 486 })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 487 s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 488 } 489 490 for (i <- statusArray.io.enq.indices) { 491 statusArray.io.enq(i).bits.data match { case enqData => 492 enqData.blocked := s0_enqBits(i).loadWaitBit 493 enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 494 enqData.mem.get.waitForStd := false.B 495 enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 496 enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 497 enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 498 } 499 500 statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 501 slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 502 slowResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx) 503 slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 504 slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 505 slowResp.bits.rfWen := DontCare 506 slowResp.bits.fuType := DontCare 507 } 508 509 statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 510 fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 511 fastResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx) 512 fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 513 fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 514 fastResp.bits.rfWen := DontCare 515 fastResp.bits.fuType := DontCare 516 } 517 518 statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 519 statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 520 } 521 522 io.deq.zipWithIndex.foreach { case (deq, i) => 523 deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx 524 deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx 525 if (params.isLdAddrIQ) { 526 deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr 527 deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset 528 } 529 } 530}