xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 765e58c6856edd15159bb5c1546de199722f187b)
1package xiangshan.backend.issue
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.HasCircularQueuePtrHelper
8import utils._
9import xiangshan._
10import xiangshan.backend.Bundles._
11import xiangshan.backend.decode.ImmUnion
12import xiangshan.backend.datapath.DataConfig._
13import xiangshan.backend.datapath.DataSource
14import xiangshan.backend.fu.{FuConfig, FuType}
15import xiangshan.mem.{MemWaitUpdateReq, SqPtr}
16import xiangshan.backend.datapath.NewPipelineConnect
17
18class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
19  implicit val iqParams = params
20  lazy val module = iqParams.schdType match {
21    case IntScheduler() => new IssueQueueIntImp(this)
22    case VfScheduler() => new IssueQueueVfImp(this)
23    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
24      else new IssueQueueIntImp(this)
25    case _ => null
26  }
27}
28
29class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
30  val empty = Output(Bool())
31  val full = Output(Bool())
32  val leftVec = Output(Vec(numEnq + 1, Bool()))
33}
34
35class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle
36
37class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
38  // Inputs
39  val flush = Flipped(ValidIO(new Redirect))
40  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
41
42  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
43  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
44  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
45  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
46  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
47  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
48  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
49  val og0Cancel = Input(ExuVec(backendParams.numExu))
50  val og1Cancel = Input(ExuVec(backendParams.numExu))
51
52  // Outputs
53  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
54  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
55  val status = Output(new IssueQueueStatusBundle(params.numEnq))
56  val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
57
58  val fromCancelNetwork = Flipped(params.genIssueDecoupledBundle)
59  val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType
60  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
61}
62
63class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
64  extends LazyModuleImp(wrapper)
65  with HasXSParameter {
66
67  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
68    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
69    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
70    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
71
72  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
73  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
74  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
75  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
76  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
77  val fuLatencyMaps : Seq[Map[Int, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
78
79  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
80  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
81  lazy val io = IO(new IssueQueueIO())
82  dontTouch(io.deq)
83  dontTouch(io.deqResp)
84  // Modules
85
86  val entries = Module(new Entries)
87  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
88  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
89  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
90  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
91  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
92  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
93  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
94
95  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, ValidIO[Redirect]]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
96    new MultiWakeupQueue(
97      new ExuInput(x),
98      ValidIO(new Redirect) ,
99      x.fuLatancySet,
100      (exuInput: ExuInput, flush: ValidIO[Redirect]) => exuInput.robIdx.needFlush(flush)
101    )
102  ))}
103
104  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
105  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
106  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
107  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
108  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
109  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
110  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
111  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
112  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
113  val s0_enqValidVec = io.enq.map(_.valid)
114  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
115  val s0_enqNotFlush = !io.flush.valid
116  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
117  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady
118
119
120  // One deq port only need one special deq policy
121  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
122  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
123
124  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
125  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
126  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
127    Mux(valid, oh, 0.U)
128  }
129  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
130
131  val deqRespVec = io.deqResp
132
133  val validVec = VecInit(entries.io.valid.asBools)
134  val canIssueVec = VecInit(entries.io.canIssue.asBools)
135  val clearVec = VecInit(entries.io.clear.asBools)
136  val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue))
137
138  val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources
139  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
140  // (entryIdx)(srcIdx)(exuIdx)
141  val wakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = entries.io.srcWakeUpL1ExuOH
142  val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer
143
144  // (deqIdx)(srcIdx)(exuIdx)
145  val finalWakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
146  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
147
148  val wakeupEnqSrcStateBypassFromWB: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
149  for (i <- io.enq.indices) {
150    for (j <- s0_enqBits(i).srcType.indices) {
151      wakeupEnqSrcStateBypassFromWB(i)(j) := Cat(
152        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
153      ).orR
154    }
155  }
156
157  val wakeupEnqSrcStateBypassFromIQ: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
158  for (i <- io.enq.indices) {
159    for (j <- s0_enqBits(i).srcType.indices) {
160      wakeupEnqSrcStateBypassFromIQ(i)(j) := Cat(
161        io.wakeupFromIQ.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
162      ).orR
163    }
164  }
165  val srcWakeUpEnqByIQMatrix = Wire(Vec(params.numEnq, Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))))
166  srcWakeUpEnqByIQMatrix.zipWithIndex.foreach { case (wakeups: Vec[Vec[Bool]], i) =>
167    if (io.wakeupFromIQ.isEmpty) {
168      wakeups := 0.U.asTypeOf(wakeups)
169    } else {
170      val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = io.wakeupFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) =>
171        bundle.bits.wakeUp(s0_enqBits(i).psrc.take(params.numRegSrc) zip s0_enqBits(i).srcType.take(params.numRegSrc), bundle.valid)
172      ).transpose
173      wakeups := wakeupVec.map(x => VecInit(x))
174    }
175  }
176
177  val fuTypeVec = Wire(Vec(params.numEntries, FuType()))
178  val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle)))
179  val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle)))
180  val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W)))
181
182  /**
183    * Connection of [[entries]]
184    */
185  entries.io match { case entriesIO: EntriesIO =>
186    entriesIO.flush <> io.flush
187    entriesIO.wakeUpFromWB := io.wakeupFromWB
188    entriesIO.wakeUpFromIQ := io.wakeupFromIQ
189    entriesIO.og0Cancel := io.og0Cancel
190    entriesIO.og1Cancel := io.og1Cancel
191    entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) =>
192      enq.valid := s0_doEnqSelValidVec(i)
193      val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size)
194      for(j <-0 until numLsrc) {
195        enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) |
196                                       wakeupEnqSrcStateBypassFromWB(i)(j) |
197                                       wakeupEnqSrcStateBypassFromIQ(i)(j)
198        enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j)
199        enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j)
200        enq.bits.status.dataSources(j).value := Mux(wakeupEnqSrcStateBypassFromIQ(i)(j).asBool, DataSource.forward, DataSource.reg)
201      }
202      enq.bits.status.fuType := s0_enqBits(i).fuType
203      enq.bits.status.robIdx := s0_enqBits(i).robIdx
204      enq.bits.status.issueTimer := "b11".U
205      enq.bits.status.deqPortIdx := 0.U
206      enq.bits.status.issued := false.B
207      enq.bits.status.firstIssue := false.B
208      enq.bits.status.blocked := false.B
209      enq.bits.status.srcWakeUpL1ExuOH match {
210        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
211          case ((exuOH, wakeUpByIQOH), srcIdx) =>
212            when(wakeUpByIQOH.asUInt.orR) {
213              exuOH := Mux1H(wakeUpByIQOH, io.wakeupFromIQ.map(x => MathUtils.IntToOH(x.bits.exuIdx).U(backendParams.numExu.W))).asBools
214            }.otherwise {
215              exuOH := 0.U.asTypeOf(exuOH)
216            }
217        }
218        case None =>
219      }
220      enq.bits.status.srcTimer match {
221        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
222          case ((timer, wakeUpByIQOH), srcIdx) =>
223            when(wakeUpByIQOH.asUInt.orR) {
224              timer := 1.U.asTypeOf(timer)
225            }.otherwise {
226              timer := 0.U.asTypeOf(timer)
227            }
228        }
229        case None =>
230      }
231      enq.bits.imm := s0_enqBits(i).imm
232      enq.bits.payload := s0_enqBits(i)
233    }
234    entriesIO.deq.zipWithIndex.foreach { case (deq, i) =>
235      deq.deqSelOH.valid := finalDeqSelValidVec(i)
236      deq.deqSelOH.bits := finalDeqSelOHVec(i)
237    }
238    entriesIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
239      deqResp.valid := io.deqResp(i).valid
240      deqResp.bits.robIdx := io.deqResp(i).bits.robIdx
241      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
242      deqResp.bits.respType := io.deqResp(i).bits.respType
243      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
244      deqResp.bits.fuType := io.deqResp(i).bits.fuType
245    }
246    entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
247      og0Resp.valid := io.og0Resp(i).valid
248      og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx
249      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
250      og0Resp.bits.respType := io.og0Resp(i).bits.respType
251      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
252      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
253    }
254    entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
255      og1Resp.valid := io.og1Resp(i).valid
256      og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx
257      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
258      og1Resp.bits.respType := io.og1Resp(i).bits.respType
259      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
260      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
261    }
262    transEntryDeqVec := entriesIO.transEntryDeqVec
263    deqEntryVec := entriesIO.deqEntry
264    fuTypeVec := entriesIO.fuType
265    transSelVec := entriesIO.transSelVec
266  }
267
268
269  s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready}
270
271  protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType =>
272    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
273  ).reverse)
274
275  // if deq port can accept the uop
276  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
277    Cat(fuTypeVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
278  }
279
280  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
281    fuTypeVec.map(fuType =>
282      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
283  }
284
285  subDeqPolicies.zipWithIndex.foreach { case (dpOption: Option[DeqPolicy], i) =>
286    if (dpOption.nonEmpty) {
287      val dp = dpOption.get
288      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
289      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
290      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
291    }
292  }
293
294  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
295    io.enq.map(_.bits.fuType).map(fuType =>
296      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
297  }
298
299  protected val transCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
300    transEntryDeqVec.map(_.bits.status.fuType).zip(transEntryDeqVec.map(_.valid)).map{ case (fuType, valid) =>
301      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR && valid }
302  }
303
304  val enqEntryOldest = (0 until params.numDeq).map {
305    case deqIdx =>
306      NewAgeDetector(numEntries = params.numEnq,
307        enq = VecInit(enqCanAcceptVec(deqIdx).zip(s0_doEnqSelValidVec).map{ case (doCanAccept, valid) => doCanAccept && valid }),
308        clear = VecInit(clearVec.take(params.numEnq)),
309        canIssue = VecInit(canIssueVec.take(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEnq-1, 0)
310      )
311  }
312
313  val othersEntryOldest = (0 until params.numDeq).map {
314    case deqIdx =>
315      AgeDetector(numEntries = params.numEntries - params.numEnq,
316        enq = VecInit(transCanAcceptVec(deqIdx).zip(transSelVec).map{ case(doCanAccept, transSel) => Mux(doCanAccept, transSel, 0.U)}),
317        deq = VecInit(clearVec.drop(params.numEnq)).asUInt,
318        canIssue = VecInit(canIssueVec.drop(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEntries-1, params.numEnq)
319      )
320  }
321
322  finalDeqSelValidVec.head := othersEntryOldest.head.valid || enqEntryOldest.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
323  finalDeqSelOHVec.head := Mux(othersEntryOldest.head.valid, Cat(othersEntryOldest.head.bits, 0.U((params.numEnq).W)),
324                            Mux(enqEntryOldest.head.valid, Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest.head.bits),
325                              subDeqSelOHVec.head.getOrElse(Seq(0.U)).head))
326
327  if (params.numDeq == 2) {
328    val chooseOthersOldest = othersEntryOldest(1).valid && Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)) =/= finalDeqSelOHVec.head
329    val chooseEnqOldest = enqEntryOldest(1).valid && Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits) =/= finalDeqSelOHVec.head
330    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
331
332    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
333      (chooseOthersOldest) -> othersEntryOldest(1).valid,
334      (chooseEnqOldest) -> enqEntryOldest(1).valid,
335      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
336    )
337    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
338      (chooseOthersOldest) -> Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)),
339      (chooseEnqOldest) -> Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits),
340      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
341    )
342  }
343
344  //fuBusyTable
345  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
346    if(busyTableWrite.nonEmpty) {
347      val btwr = busyTableWrite.get
348      val btrd = busyTableRead.get
349      btwr.io.in.deqResp := io.deqResp(i)
350      btwr.io.in.og0Resp := io.og0Resp(i)
351      btwr.io.in.og1Resp := io.og1Resp(i)
352      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
353      btrd.io.in.fuTypeRegVec := fuTypeVec
354      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
355    }
356    else {
357      fuBusyTableMask(i) := 0.U(params.numEntries.W)
358    }
359  }
360
361  //wbfuBusyTable write
362  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
363    if(busyTableWrite.nonEmpty) {
364      val btwr = busyTableWrite.get
365      val bt = busyTable.get
366      val dq = deqResp.get
367      btwr.io.in.deqResp := io.deqResp(i)
368      btwr.io.in.og0Resp := io.og0Resp(i)
369      btwr.io.in.og1Resp := io.og1Resp(i)
370      bt := btwr.io.out.fuBusyTable
371      dq := btwr.io.out.deqRespSet
372    }
373  }
374
375  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
376    if (busyTableWrite.nonEmpty) {
377      val btwr = busyTableWrite.get
378      val bt = busyTable.get
379      val dq = deqResp.get
380      btwr.io.in.deqResp := io.deqResp(i)
381      btwr.io.in.og0Resp := io.og0Resp(i)
382      btwr.io.in.og1Resp := io.og1Resp(i)
383      bt := btwr.io.out.fuBusyTable
384      dq := btwr.io.out.deqRespSet
385    }
386  }
387
388  //wbfuBusyTable read
389  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
390    if(busyTableRead.nonEmpty) {
391      val btrd = busyTableRead.get
392      val bt = busyTable.get
393      btrd.io.in.fuBusyTable := bt
394      btrd.io.in.fuTypeRegVec := fuTypeVec
395      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
396    }
397    else {
398      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
399    }
400  }
401  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
402    if (busyTableRead.nonEmpty) {
403      val btrd = busyTableRead.get
404      val bt = busyTable.get
405      btrd.io.in.fuBusyTable := bt
406      btrd.io.in.fuTypeRegVec := fuTypeVec
407      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
408    }
409    else {
410      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
411    }
412  }
413
414  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
415    wakeUpQueueOption.foreach {
416      wakeUpQueue =>
417        wakeUpQueue.io.flush := io.flush
418        wakeUpQueue.io.enq.valid := io.deq(i).fire && {
419          if (io.deq(i).bits.common.rfWen.isDefined)
420            io.deq(i).bits.common.rfWen.get && io.deq(i).bits.common.pdest =/= 0.U
421          else
422            true.B
423        }
424        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
425        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
426    }
427  }
428
429  io.deq.zipWithIndex.foreach { case (deq, i) =>
430    deq.valid                := finalDeqSelValidVec(i)
431    deq.bits.addrOH          := finalDeqSelOHVec(i)
432    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
433    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
434    deq.bits.common.fuType   := deqEntryVec(i).bits.payload.fuType
435    deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType
436    deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen)
437    deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen)
438    deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen)
439    deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe)
440    deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest
441    deq.bits.common.robIdx := deqEntryVec(i).bits.payload.robIdx
442    deq.bits.common.imm := deqEntryVec(i).bits.imm
443    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
444      case ((sink, source), srcIdx) =>
445        sink.value := Mux(
446          SrcType.isXp(deqEntryVec(i).bits.payload.srcType(srcIdx)) && deqEntryVec(i).bits.payload.psrc(srcIdx) === 0.U,
447          DataSource.none,
448          source.value
449        )
450    }
451    deq.bits.common.l1ExuVec.foreach(_ := finalWakeUpL1ExuOH.get(i))
452    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
453
454    deq.bits.rf.zip(deqEntryVec(i).bits.payload.psrc).foreach { case (rf, psrc) =>
455      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
456    }
457    deq.bits.rf.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (rf, srcType) =>
458      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
459    }
460    deq.bits.srcType.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (sink, source) =>
461      sink := source
462    }
463    deq.bits.immType := deqEntryVec(i).bits.payload.selImm
464
465    // dirty code for lui+addi(w) fusion
466    when (deqEntryVec(i).bits.payload.isLUI32) {
467      val lui_imm = Cat(deqEntryVec(i).bits.payload.lsrc(1), deqEntryVec(i).bits.payload.lsrc(0), deqEntryVec(i).bits.imm(ImmUnion.maxLen - 1, 0))
468      deq.bits.common.imm := ImmUnion.LUI32.toImm32(lui_imm)
469    }
470  }
471  io.deqDelay.zip(io.fromCancelNetwork).foreach{ case(deqDly, deq) =>
472    NewPipelineConnect(
473      deq, deqDly, deqDly.valid,
474      deq.bits.common.robIdx.needFlush(io.flush),
475      Option("Scheduler2DataPathPipe")
476    )
477  }
478  dontTouch(io.deqDelay)
479  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
480    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
481      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
482      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
483    } else if (wakeUpQueues(i).nonEmpty) {
484      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
485      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
486    } else {
487      wakeup.valid := false.B
488      wakeup.bits := 0.U.asTypeOf(wakeup.bits.cloneType)
489    }
490  }
491
492  // Todo: better counter implementation
493  private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _)
494  private val othersValidCnt = PopCount(validVec.drop(params.numEnq))
495  io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _)
496  for (i <- 0 until params.numEnq) {
497    io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U
498  }
499  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR || !enqHasValid) // Todo: more efficient implementation
500
501  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
502    val fuLatUIntMaps: Map[UInt, UInt] = fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }
503    val lat = WireInit(Mux1H(fuLatUIntMaps.keys.map(_ === fuType).toSeq, fuLatUIntMaps.values.toSeq))
504    dontTouch(lat)
505  }
506}
507
508class IssueQueueJumpBundle extends Bundle {
509  val pc = UInt(VAddrData().dataWidth.W)
510  val target = UInt(VAddrData().dataWidth.W)
511}
512
513class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
514  val fastMatch = UInt(backendParams.LduCnt.W)
515  val fastImm = UInt(12.W)
516}
517
518class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
519  val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None
520}
521
522class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
523  extends IssueQueueImp(wrapper)
524{
525  io.suggestName("none")
526  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
527
528  if(params.needPc) {
529    entries.io.enq.zipWithIndex.foreach { case (entriesEnq, i) =>
530      entriesEnq.bits.status.pc.foreach(_ := io.enq(i).bits.pc)
531      entriesEnq.bits.status.target.foreach(_ := io.enqJmp.get(i).target)
532    }
533  }
534
535  io.deq.zipWithIndex.foreach{ case (deq, i) => {
536    deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => {
537      deqJmp.pc := deqEntryVec(i).bits.status.pc.get
538      deqJmp.target := deqEntryVec(i).bits.status.target.get
539    })
540    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
541    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
542    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
543    deq.bits.common.predictInfo.foreach(x => {
544      x.target := deqEntryVec(i).bits.status.target.get
545      x.taken := deqEntryVec(i).bits.payload.pred_taken
546    })
547    // for std
548    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
549    // for i2f
550    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
551  }}
552}
553
554class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
555  extends IssueQueueImp(wrapper)
556{
557  s0_enqBits.foreach{ x =>
558    x.srcType(3) := SrcType.vp // v0: mask src
559    x.srcType(4) := SrcType.vp // vl&vtype
560  }
561  io.deq.zipWithIndex.foreach{ case (deq, i) => {
562    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
563    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
564    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
565  }}
566}
567
568class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
569  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
570  val checkWait = new Bundle {
571    val stIssuePtr = Input(new SqPtr)
572    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
573  }
574  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
575}
576
577class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
578  val memIO = Some(new IssueQueueMemBundle)
579}
580
581class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
582  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
583
584  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ")
585
586  io.suggestName("none")
587  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
588  private val memIO = io.memIO.get
589
590  for (i <- io.enq.indices) {
591    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
592    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
593      memIO.checkWait.memWaitUpdateReq.staIssue(i).valid &&
594        memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value
595    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
596    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
597  }
598
599  for (i <- entries.io.enq.indices) {
600    entries.io.enq(i).bits.status match { case enqData =>
601      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
602      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
603      enqData.mem.get.waitForStd := false.B
604      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
605      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
606      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
607    }
608
609    entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
610      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
611      slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
612      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
613      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
614      slowResp.bits.rfWen := DontCare
615      slowResp.bits.fuType := DontCare
616    }
617
618    entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
619      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
620      fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
621      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
622      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
623      fastResp.bits.rfWen := DontCare
624      fastResp.bits.fuType := DontCare
625    }
626
627    entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
628    entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
629  }
630
631  io.deq.zipWithIndex.foreach { case (deq, i) =>
632    deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx
633    deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx
634    if (params.isLdAddrIQ) {
635      deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr
636      deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset
637    }
638  }
639}