1package xiangshan.backend.issue 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.{GTimer, HasCircularQueuePtrHelper, SelectOne} 8import utils._ 9import xiangshan._ 10import xiangshan.backend.Bundles._ 11import xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD} 12import xiangshan.backend.datapath.DataConfig._ 13import xiangshan.backend.datapath.DataSource 14import xiangshan.backend.fu.{FuConfig, FuType} 15import xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr} 16import xiangshan.backend.rob.RobPtr 17import xiangshan.backend.datapath.NewPipelineConnect 18 19class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 20 override def shouldBeInlined: Boolean = false 21 22 implicit val iqParams = params 23 lazy val module: IssueQueueImp = iqParams.schdType match { 24 case IntScheduler() => new IssueQueueIntImp(this) 25 case VfScheduler() => new IssueQueueVfImp(this) 26 case MemScheduler() => 27 if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this) 28 else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this) 29 else new IssueQueueIntImp(this) 30 case _ => null 31 } 32} 33 34class IssueQueueStatusBundle(numEnq: Int, numEntries: Int) extends Bundle { 35 val empty = Output(Bool()) 36 val full = Output(Bool()) 37 val validCnt = Output(UInt(log2Ceil(numEntries).W)) 38 val leftVec = Output(Vec(numEnq + 1, Bool())) 39} 40 41class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle 42 43class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 44 // Inputs 45 val flush = Flipped(ValidIO(new Redirect)) 46 val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 47 48 val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 49 val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 50 val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 51 val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 52 val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle()) 53 val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle()) 54 val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 55 val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 56 val og0Cancel = Input(ExuOH(backendParams.numExu)) 57 val og1Cancel = Input(ExuOH(backendParams.numExu)) 58 val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 59 val finalBlock = Vec(params.numExu, Input(Bool())) 60 61 // Outputs 62 val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle 63 val status = Output(new IssueQueueStatusBundle(params.numEnq, params.numEntries)) 64 // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 65 66 val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType 67 def allWakeUp = wakeupFromWB ++ wakeupFromIQ 68} 69 70class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 71 extends LazyModuleImp(wrapper) 72 with HasXSParameter { 73 74 println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " + 75 s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " + 76 s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " + 77 s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 78 79 require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 80 val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 81 val allDeqFuCfgs : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 82 val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 83 val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 84 val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap) 85 86 println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}") 87 println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 88 lazy val io = IO(new IssueQueueIO()) 89 // Modules 90 91 val entries = Module(new Entries) 92 val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) } 93 val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) } 94 val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) } 95 val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) } 96 val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) } 97 val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) } 98 99 class WakeupQueueFlush extends Bundle { 100 val redirect = ValidIO(new Redirect) 101 val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO) 102 val og0Fail = Output(Bool()) 103 val og1Fail = Output(Bool()) 104 val finalFail = Output(Bool()) 105 } 106 107 private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = { 108 val redirectFlush = exuInput.robIdx.needFlush(flush.redirect) 109 val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel) 110 val ogFailFlush = stage match { 111 case 1 => flush.og0Fail 112 case 2 => flush.og1Fail 113 case 3 => flush.finalFail 114 case _ => false.B 115 } 116 redirectFlush || loadDependencyFlush || ogFailFlush 117 } 118 119 private def modificationFunc(exuInput: ExuInput): ExuInput = { 120 val newExuInput = WireDefault(exuInput) 121 newExuInput.loadDependency match { 122 case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1) 123 case None => 124 } 125 newExuInput 126 } 127 128 val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module( 129 new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc) 130 ))} 131 val deqBeforeDly = Wire(params.genIssueDecoupledBundle) 132 133 val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable) 134 val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable) 135 val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable) 136 val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable) 137 val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet) 138 val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet) 139 val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 140 val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 141 val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 142 val s0_enqValidVec = io.enq.map(_.valid) 143 val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 144 val s0_enqNotFlush = !io.flush.valid 145 val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 146 val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady 147 148 149 val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 150 val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 151 152 val validVec = VecInit(entries.io.valid.asBools) 153 val canIssueVec = VecInit(entries.io.canIssue.asBools) 154 val clearVec = VecInit(entries.io.clear.asBools) 155 val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue)) 156 157 val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources 158 val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, dataSources))) 159 // (entryIdx)(srcIdx)(exuIdx) 160 val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH 161 val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer 162 163 // (deqIdx)(srcIdx)(exuIdx) 164 val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x)))) 165 val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x)))) 166 167 val fuTypeVec = Wire(Vec(params.numEntries, FuType())) 168 val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle))) 169 val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle))) 170 val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W))) 171 val canIssueMergeAllBusy = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 172 val deqCanIssue = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 173 174 val enqEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt(params.numEnq.W)))) 175 val othersEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt((params.numEntries - params.numEnq).W)))) 176 val deqSelValidVec = Wire(Vec(params.numDeq, Bool())) 177 val deqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 178 val cancelDeqVec = Wire(Vec(params.numDeq, Bool())) 179 180 val subDeqSelValidVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, Bool()))) 181 val subDeqSelOHVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, UInt(params.numEntries.W)))) 182 val subDeqRequest = OptionWrapper(params.deqFuSame, Wire(UInt(params.numEntries.W))) 183 184 /** 185 * Connection of [[entries]] 186 */ 187 entries.io match { case entriesIO: EntriesIO => 188 entriesIO.flush <> io.flush 189 entriesIO.wakeUpFromWB := io.wakeupFromWB 190 entriesIO.wakeUpFromIQ := io.wakeupFromIQ 191 entriesIO.og0Cancel := io.og0Cancel 192 entriesIO.og1Cancel := io.og1Cancel 193 entriesIO.ldCancel := io.ldCancel 194 entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) => 195 enq.valid := s0_doEnqSelValidVec(i) 196 val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size) 197 for (j <- 0 until numLsrc) { 198 enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) 199 enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j) 200 enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j) 201 enq.bits.status.dataSources(j).value := DataSource.reg 202 enq.bits.payload.debugInfo.enqRsTime := GTimer() 203 } 204 enq.bits.status.fuType := s0_enqBits(i).fuType 205 enq.bits.status.robIdx := s0_enqBits(i).robIdx 206 enq.bits.status.uopIdx.foreach(_ := s0_enqBits(i).uopIdx) 207 enq.bits.status.issueTimer := "b10".U 208 enq.bits.status.deqPortIdx := 0.U 209 enq.bits.status.issued := false.B 210 enq.bits.status.firstIssue := false.B 211 enq.bits.status.blocked := false.B 212 213 if (params.hasIQWakeUp) { 214 enq.bits.status.srcWakeUpL1ExuOH.get := 0.U.asTypeOf(enq.bits.status.srcWakeUpL1ExuOH.get) 215 enq.bits.status.srcTimer.get := 0.U.asTypeOf(enq.bits.status.srcTimer.get) 216 enq.bits.status.srcLoadDependency.get := 0.U.asTypeOf(enq.bits.status.srcLoadDependency.get) 217 } 218 if (params.inIntSchd && params.AluCnt > 0) { 219 // dirty code for lui+addi(w) fusion 220 val isLuiAddiFusion = s0_enqBits(i).isLUI32 221 val luiImm = Cat(s0_enqBits(i).lsrc(1), s0_enqBits(i).lsrc(0), s0_enqBits(i).imm(ImmUnion.maxLen - 1, 0)) 222 enq.bits.imm.foreach(_ := Mux(isLuiAddiFusion, ImmUnion.LUI32.toImm32(luiImm), s0_enqBits(i).imm)) 223 } 224 else if (params.inMemSchd && params.LduCnt > 0) { 225 // dirty code for fused_lui_load 226 val isLuiLoadFusion = SrcType.isNotReg(s0_enqBits(i).srcType(0)) && FuType.isLoad(s0_enqBits(i).fuType) 227 enq.bits.imm.foreach(_ := Mux(isLuiLoadFusion, Imm_LUI_LOAD().getLuiImm(s0_enqBits(i)), s0_enqBits(i).imm)) 228 } 229 else { 230 enq.bits.imm.foreach(_ := s0_enqBits(i).imm) 231 } 232 enq.bits.payload := s0_enqBits(i) 233 } 234 entriesIO.deq.zipWithIndex.foreach { case (deq, i) => 235 deq.enqEntryOldestSel := enqEntryOldestSel(i) 236 deq.othersEntryOldestSel := othersEntryOldestSel(i) 237 deq.subDeqRequest.foreach(_ := subDeqRequest.get) 238 deq.subDeqSelOH.foreach(_ := subDeqSelOHVec.get(i)) 239 deq.deqReady := deqBeforeDly(i).ready 240 deq.deqSelOH.valid := deqSelValidVec(i) 241 deq.deqSelOH.bits := deqSelOHVec(i) 242 } 243 entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 244 og0Resp.valid := io.og0Resp(i).valid 245 og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx 246 og0Resp.bits.uopIdx := io.og0Resp(i).bits.uopIdx 247 og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 248 og0Resp.bits.respType := io.og0Resp(i).bits.respType 249 og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 250 og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 251 } 252 entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 253 og1Resp.valid := io.og1Resp(i).valid 254 og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx 255 og1Resp.bits.uopIdx := io.og1Resp(i).bits.uopIdx 256 og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 257 og1Resp.bits.respType := io.og1Resp(i).bits.respType 258 og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 259 og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 260 } 261 entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) => 262 finalIssueResp := io.finalIssueResp.get(i) 263 }) 264 entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) => 265 memAddrIssueResp := io.memAddrIssueResp.get(i) 266 }) 267 transEntryDeqVec := entriesIO.transEntryDeqVec 268 deqEntryVec := entriesIO.deq.map(_.deqEntry) 269 fuTypeVec := entriesIO.fuType 270 cancelDeqVec := entriesIO.cancelDeqVec 271 transSelVec := entriesIO.transSelVec 272 } 273 274 275 s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready} 276 277 protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType => 278 FuType.FuTypeOrR(fuType, commonFuCfgs.map(_.fuType)) 279 ).reverse) 280 281 // if deq port can accept the uop 282 protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 283 Cat(fuTypeVec.map(fuType => 284 FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType)) 285 ).reverse) 286 } 287 288 protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 289 fuTypeVec.map(fuType => 290 FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType))) 291 } 292 293 canIssueMergeAllBusy.zipWithIndex.foreach { case (merge, i) => 294 val mergeFuBusy = { 295 if (fuBusyTableWrite(i).nonEmpty) canIssueVec.asUInt & (~fuBusyTableMask(i)) 296 else canIssueVec.asUInt 297 } 298 val mergeIntWbBusy = { 299 if (intWbBusyTableRead(i).nonEmpty) mergeFuBusy & (~intWbBusyTableMask(i)) 300 else mergeFuBusy 301 } 302 val mergeVfWbBusy = { 303 if (vfWbBusyTableRead(i).nonEmpty) mergeIntWbBusy & (~vfWbBusyTableMask(i)) 304 else mergeIntWbBusy 305 } 306 merge := mergeVfWbBusy 307 } 308 309 deqCanIssue.zipWithIndex.foreach { case (req, i) => 310 req := canIssueMergeAllBusy(i) & VecInit(deqCanAcceptVec(i)).asUInt 311 } 312 313 if (params.numDeq == 2) { 314 require(params.deqFuSame || params.deqFuDiff, "The 2 deq ports need to be identical or completely different") 315 } 316 317 if (params.numDeq == 2 && params.deqFuSame) { 318 enqEntryOldestSel := DontCare 319 320 othersEntryOldestSel(0) := AgeDetector(numEntries = params.numEntries - params.numEnq, 321 enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }), 322 canIssue = canIssueVec.asUInt(params.numEntries-1, params.numEnq) 323 ) 324 othersEntryOldestSel(1) := DontCare 325 326 subDeqRequest.get := canIssueVec.asUInt & ~Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)) 327 328 val subDeqPolicy = Module(new DeqPolicy()) 329 subDeqPolicy.io.request := subDeqRequest.get 330 subDeqSelValidVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.valid) 331 subDeqSelOHVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.bits) 332 333 deqSelValidVec(0) := othersEntryOldestSel(0).valid || subDeqSelValidVec.get(1) 334 deqSelValidVec(1) := subDeqSelValidVec.get(0) 335 deqSelOHVec(0) := Mux(othersEntryOldestSel(0).valid, 336 Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)), 337 subDeqSelOHVec.get(1)) & canIssueMergeAllBusy(0) 338 deqSelOHVec(1) := subDeqSelOHVec.get(0) & canIssueMergeAllBusy(1) 339 340 finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 341 selValid := deqValid && deqOH.orR && deqBeforeDly(i).ready 342 selOH := deqOH 343 } 344 } 345 else { 346 enqEntryOldestSel := NewAgeDetector(numEntries = params.numEnq, 347 enq = VecInit(s0_doEnqSelValidVec), 348 canIssue = VecInit(deqCanIssue.map(_(params.numEnq-1, 0))) 349 ) 350 351 othersEntryOldestSel := AgeDetector(numEntries = params.numEntries - params.numEnq, 352 enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }), 353 canIssue = VecInit(deqCanIssue.map(_(params.numEntries-1, params.numEnq))) 354 ) 355 356 deqSelValidVec.zip(deqSelOHVec).zipWithIndex.foreach { case ((selValid, selOH), i) => 357 if (params.exuBlockParams(i).fuConfigs.contains(FuConfig.FakeHystaCfg)) { 358 selValid := false.B 359 selOH := 0.U.asTypeOf(selOH) 360 } else { 361 selValid := othersEntryOldestSel(i).valid || enqEntryOldestSel(i).valid 362 selOH := Cat(othersEntryOldestSel(i).bits, Fill(params.numEnq, enqEntryOldestSel(i).valid && !othersEntryOldestSel(i).valid) & enqEntryOldestSel(i).bits) 363 } 364 } 365 366 finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 367 selValid := deqValid && deqBeforeDly(i).ready 368 selOH := deqOH 369 } 370 } 371 372 val toBusyTableDeqResp = Wire(Vec(params.numDeq, ValidIO(new IssueQueueDeqRespBundle))) 373 374 toBusyTableDeqResp.zipWithIndex.foreach { case (deqResp, i) => 375 deqResp.valid := finalDeqSelValidVec(i) 376 deqResp.bits.respType := RSFeedbackType.issueSuccess 377 deqResp.bits.robIdx := DontCare 378 deqResp.bits.dataInvalidSqIdx := DontCare 379 deqResp.bits.rfWen := DontCare 380 deqResp.bits.fuType := deqBeforeDly(i).bits.common.fuType 381 deqResp.bits.uopIdx := DontCare 382 } 383 384 //fuBusyTable 385 fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) => 386 if(busyTableWrite.nonEmpty) { 387 val btwr = busyTableWrite.get 388 val btrd = busyTableRead.get 389 btwr.io.in.deqResp := toBusyTableDeqResp(i) 390 btwr.io.in.og0Resp := io.og0Resp(i) 391 btwr.io.in.og1Resp := io.og1Resp(i) 392 btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable 393 btrd.io.in.fuTypeRegVec := fuTypeVec 394 fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask 395 } 396 else { 397 fuBusyTableMask(i) := 0.U(params.numEntries.W) 398 } 399 } 400 401 //wbfuBusyTable write 402 intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 403 if(busyTableWrite.nonEmpty) { 404 val btwr = busyTableWrite.get 405 val bt = busyTable.get 406 val dq = deqResp.get 407 btwr.io.in.deqResp := toBusyTableDeqResp(i) 408 btwr.io.in.og0Resp := io.og0Resp(i) 409 btwr.io.in.og1Resp := io.og1Resp(i) 410 bt := btwr.io.out.fuBusyTable 411 dq := btwr.io.out.deqRespSet 412 } 413 } 414 415 vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 416 if (busyTableWrite.nonEmpty) { 417 val btwr = busyTableWrite.get 418 val bt = busyTable.get 419 val dq = deqResp.get 420 btwr.io.in.deqResp := toBusyTableDeqResp(i) 421 btwr.io.in.og0Resp := io.og0Resp(i) 422 btwr.io.in.og1Resp := io.og1Resp(i) 423 bt := btwr.io.out.fuBusyTable 424 dq := btwr.io.out.deqRespSet 425 } 426 } 427 428 //wbfuBusyTable read 429 intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 430 if(busyTableRead.nonEmpty) { 431 val btrd = busyTableRead.get 432 val bt = busyTable.get 433 btrd.io.in.fuBusyTable := bt 434 btrd.io.in.fuTypeRegVec := fuTypeVec 435 intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 436 } 437 else { 438 intWbBusyTableMask(i) := 0.U(params.numEntries.W) 439 } 440 } 441 vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 442 if (busyTableRead.nonEmpty) { 443 val btrd = busyTableRead.get 444 val bt = busyTable.get 445 btrd.io.in.fuBusyTable := bt 446 btrd.io.in.fuTypeRegVec := fuTypeVec 447 vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 448 } 449 else { 450 vfWbBusyTableMask(i) := 0.U(params.numEntries.W) 451 } 452 } 453 454 wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) => 455 val og0RespEach = io.og0Resp(i) 456 val og1RespEach = io.og1Resp(i) 457 wakeUpQueueOption.foreach { 458 wakeUpQueue => 459 val flush = Wire(new WakeupQueueFlush) 460 flush.redirect := io.flush 461 flush.ldCancel := io.ldCancel 462 flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType) 463 flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType) 464 flush.finalFail := io.finalBlock(i) 465 wakeUpQueue.io.flush := flush 466 wakeUpQueue.io.enq.valid := deqBeforeDly(i).fire && { 467 deqBeforeDly(i).bits.common.rfWen.getOrElse(false.B) && deqBeforeDly(i).bits.common.pdest =/= 0.U || 468 deqBeforeDly(i).bits.common.fpWen.getOrElse(false.B) || 469 deqBeforeDly(i).bits.common.vecWen.getOrElse(false.B) 470 } 471 wakeUpQueue.io.enq.bits.uop := deqBeforeDly(i).bits.common 472 wakeUpQueue.io.enq.bits.lat := getDeqLat(i, deqBeforeDly(i).bits.common.fuType) 473 wakeUpQueue.io.og0IssueFail := flush.og0Fail 474 wakeUpQueue.io.og1IssueFail := flush.og1Fail 475 } 476 } 477 478 deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 479 deq.valid := finalDeqSelValidVec(i) && !cancelDeqVec(i) 480 deq.bits.addrOH := finalDeqSelOHVec(i) 481 deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 482 deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 483 deq.bits.common.fuType := deqEntryVec(i).bits.status.fuType 484 deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType 485 deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen) 486 deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen) 487 deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen) 488 deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe) 489 deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest 490 deq.bits.common.robIdx := deqEntryVec(i).bits.status.robIdx 491 deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach { 492 case ((sink, source), srcIdx) => 493 sink.value := Mux( 494 SrcType.isXp(deqEntryVec(i).bits.status.srcType(srcIdx)) && deqEntryVec(i).bits.status.psrc(srcIdx) === 0.U, 495 DataSource.none, 496 source.value 497 ) 498 } 499 deq.bits.common.l1ExuOH.foreach(_ := finalWakeUpL1ExuOH.get(i)) 500 deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i)) 501 deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get) 502 deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U) 503 deq.bits.common.src := DontCare 504 deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 505 506 deq.bits.rf.zip(deqEntryVec(i).bits.status.psrc).zip(deqEntryVec(i).bits.status.srcType).foreach { case ((rf, psrc), srcType) => 507 // psrc in status array can be pregIdx of IntRegFile or VfRegFile 508 rf.foreach(_.addr := psrc) 509 rf.foreach(_.srcType := srcType) 510 } 511 deq.bits.srcType.zip(deqEntryVec(i).bits.status.srcType).foreach { case (sink, source) => 512 sink := source 513 } 514 deq.bits.immType := deqEntryVec(i).bits.payload.selImm 515 deq.bits.common.imm := deqEntryVec(i).bits.imm.getOrElse(0.U) 516 517 deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo 518 deq.bits.common.perfDebugInfo.selectTime := GTimer() 519 deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U 520 } 521 522 private val deqShift = WireDefault(deqBeforeDly) 523 deqShift.zip(deqBeforeDly).foreach { 524 case (shifted, original) => 525 original.ready := shifted.ready // this will not cause combinational loop 526 shifted.bits.common.loadDependency.foreach( 527 _ := original.bits.common.loadDependency.get.map(_ << 1) 528 ) 529 } 530 io.deqDelay.zip(deqShift).foreach { case (deqDly, deq) => 531 NewPipelineConnect( 532 deq, deqDly, deqDly.valid, 533 false.B, 534 Option("Scheduler2DataPathPipe") 535 ) 536 } 537 if(backendParams.debugEn) { 538 dontTouch(io.deqDelay) 539 } 540 io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) => 541 if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) { 542 wakeup.valid := wakeUpQueues(i).get.io.deq.valid 543 wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i)) 544 wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency)) 545 } else if (wakeUpQueues(i).nonEmpty) { 546 wakeup.valid := wakeUpQueues(i).get.io.deq.valid 547 wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits) 548 wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency)) 549 } else { 550 wakeup.valid := false.B 551 wakeup.bits := 0.U.asTypeOf(wakeup.bits) 552 } 553 } 554 555 // Todo: better counter implementation 556 private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _) 557 private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq)) 558 private val othersValidCnt = PopCount(validVec.drop(params.numEnq)) 559 io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _) 560 for (i <- 0 until params.numEnq) { 561 io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U 562 } 563 private val othersLeftOneCaseVec = Wire(Vec(params.numEntries - params.numEnq, UInt((params.numEntries - params.numEnq).W))) 564 othersLeftOneCaseVec.zipWithIndex.foreach { case (leftone, i) => 565 leftone := ~(1.U((params.numEntries - params.numEnq).W) << i) 566 } 567 private val othersLeftOne = othersLeftOneCaseVec.map(_ === VecInit(validVec.drop(params.numEnq)).asUInt).reduce(_ | _) 568 private val othersCanotIn = othersLeftOne || validVec.drop(params.numEnq).reduce(_ & _) 569 570 io.enq.foreach(_.ready := !othersCanotIn || !enqHasValid) 571 io.status.empty := !Cat(validVec).orR 572 io.status.full := othersCanotIn 573 io.status.validCnt := PopCount(validVec) 574 575 protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = { 576 Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (fuType(k.id), v.U) }) 577 } 578 579 // issue perf counter 580 // enq count 581 XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire))) 582 XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire))) 583 // valid count 584 XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1) 585 XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1) 586 XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1) 587 // only split when more than 1 func type 588 if (params.getFuCfgs.size > 0) { 589 for (t <- FuType.functionNameMap.keys) { 590 val fuName = FuType.functionNameMap(t) 591 if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 592 XSPerfHistogram(s"valid_cnt_hist_futype_${fuName}", PopCount(validVec.zip(fuTypeVec).map { case (v, fu) => v && fu === t.U }), true.B, 0, params.numEntries, 1) 593 } 594 } 595 } 596 // ready instr count 597 private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2)) 598 XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1) 599 // only split when more than 1 func type 600 if (params.getFuCfgs.size > 0) { 601 for (t <- FuType.functionNameMap.keys) { 602 val fuName = FuType.functionNameMap(t) 603 if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 604 XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1) 605 } 606 } 607 } 608 609 // deq instr count 610 XSPerfAccumulate("issue_instr_pre_count", PopCount(deqBeforeDly.map(_.valid))) 611 XSPerfHistogram("issue_instr_pre_count_hist", PopCount(deqBeforeDly.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 612 XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid))) 613 XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 614 615 // deq instr data source count 616 XSPerfAccumulate("issue_datasource_reg", deqBeforeDly.map{ deq => 617 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 618 }.reduce(_ +& _)) 619 XSPerfAccumulate("issue_datasource_bypass", deqBeforeDly.map{ deq => 620 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 621 }.reduce(_ +& _)) 622 XSPerfAccumulate("issue_datasource_forward", deqBeforeDly.map{ deq => 623 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 624 }.reduce(_ +& _)) 625 XSPerfAccumulate("issue_datasource_noreg", deqBeforeDly.map{ deq => 626 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 627 }.reduce(_ +& _)) 628 629 XSPerfHistogram("issue_datasource_reg_hist", deqBeforeDly.map{ deq => 630 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 631 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 632 XSPerfHistogram("issue_datasource_bypass_hist", deqBeforeDly.map{ deq => 633 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 634 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 635 XSPerfHistogram("issue_datasource_forward_hist", deqBeforeDly.map{ deq => 636 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 637 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 638 XSPerfHistogram("issue_datasource_noreg_hist", deqBeforeDly.map{ deq => 639 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 640 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 641 642 // deq instr data source count for each futype 643 for (t <- FuType.functionNameMap.keys) { 644 val fuName = FuType.functionNameMap(t) 645 if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 646 XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", deqBeforeDly.map{ deq => 647 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 648 }.reduce(_ +& _)) 649 XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", deqBeforeDly.map{ deq => 650 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 651 }.reduce(_ +& _)) 652 XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", deqBeforeDly.map{ deq => 653 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 654 }.reduce(_ +& _)) 655 XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", deqBeforeDly.map{ deq => 656 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 657 }.reduce(_ +& _)) 658 659 XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 660 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 661 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 662 XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", deqBeforeDly.map{ deq => 663 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 664 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 665 XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", deqBeforeDly.map{ deq => 666 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 667 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 668 XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 669 PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 670 }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 671 } 672 } 673 674 // cancel instr count 675 if (params.hasIQWakeUp) { 676 val cancelVec: Vec[Bool] = entries.io.cancel.get 677 XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2))) 678 XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1) 679 for (t <- FuType.functionNameMap.keys) { 680 val fuName = FuType.functionNameMap(t) 681 if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 682 XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U })) 683 XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1) 684 } 685 } 686 } 687} 688 689class IssueQueueJumpBundle extends Bundle { 690 val pc = UInt(VAddrData().dataWidth.W) 691} 692 693class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 694 val fastMatch = UInt(backendParams.LduCnt.W) 695 val fastImm = UInt(12.W) 696} 697 698class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO 699 700class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 701 extends IssueQueueImp(wrapper) 702{ 703 io.suggestName("none") 704 override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 705 706 deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 707 deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.payload.pc) 708 deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 709 deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 710 deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 711 deq.bits.common.predictInfo.foreach(x => { 712 x.target := DontCare 713 x.taken := deqEntryVec(i).bits.payload.pred_taken 714 }) 715 // for std 716 deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx) 717 // for i2f 718 deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 719 }} 720} 721 722class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 723 extends IssueQueueImp(wrapper) 724{ 725 s0_enqBits.foreach{ x => 726 x.srcType(3) := SrcType.vp // v0: mask src 727 x.srcType(4) := SrcType.vp // vl&vtype 728 } 729 deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 730 deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 731 deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 732 deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 733 deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 734 }} 735} 736 737class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 738 val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 739 val checkWait = new Bundle { 740 val stIssuePtr = Input(new SqPtr) 741 val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 742 } 743 val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 744 745 // vector 746 val sqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new SqPtr)) 747 val lqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new LqPtr)) 748} 749 750class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 751 val memIO = Some(new IssueQueueMemBundle) 752} 753 754class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 755 extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 756 757 require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " + 758 s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 759 println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 760 761 io.suggestName("none") 762 override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 763 private val memIO = io.memIO.get 764 765 memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed? 766 767 for (i <- io.enq.indices) { 768 val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 769 val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 770 memIO.checkWait.memWaitUpdateReq.robIdx(i).valid && 771 memIO.checkWait.memWaitUpdateReq.robIdx(i).bits.value === io.enq(i).bits.waitForRobIdx.value 772 })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 773 s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 774 // when have vpu 775 if (params.VlduCnt > 0 || params.VstuCnt > 0) { 776 s0_enqBits(i).srcType(3) := SrcType.vp // v0: mask src 777 s0_enqBits(i).srcType(4) := SrcType.vp // vl&vtype 778 } 779 } 780 781 for (i <- entries.io.enq.indices) { 782 entries.io.enq(i).bits.status match { case enqData => 783 enqData.blocked := false.B // s0_enqBits(i).loadWaitBit 784 enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 785 enqData.mem.get.waitForStd := false.B 786 enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 787 enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 788 enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 789 } 790 791 entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 792 slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 793 slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 794 slowResp.bits.uopIdx := DontCare 795 slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 796 slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 797 slowResp.bits.rfWen := DontCare 798 slowResp.bits.fuType := DontCare 799 } 800 801 entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 802 fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 803 fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 804 fastResp.bits.uopIdx := DontCare 805 fastResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RSFeedbackType.fuIdle, memIO.feedbackIO(i).feedbackFast.bits.sourceType) 806 fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 807 fastResp.bits.rfWen := DontCare 808 fastResp.bits.fuType := DontCare 809 } 810 811 entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 812 entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 813 } 814 815 deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 816 deq.bits.common.loadWaitBit.foreach(_ := deqEntryVec(i).bits.payload.loadWaitBit) 817 deq.bits.common.waitForRobIdx.foreach(_ := deqEntryVec(i).bits.payload.waitForRobIdx) 818 deq.bits.common.storeSetHit.foreach(_ := deqEntryVec(i).bits.payload.storeSetHit) 819 deq.bits.common.loadWaitStrict.foreach(_ := deqEntryVec(i).bits.payload.loadWaitStrict) 820 deq.bits.common.ssid.foreach(_ := deqEntryVec(i).bits.payload.ssid) 821 deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx 822 deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx 823 deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 824 deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 825 // when have vpu 826 if (params.VlduCnt > 0 || params.VstuCnt > 0) { 827 deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 828 deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 829 } 830 } 831} 832 833class IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 834 extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 835 836 require((params.VstdCnt + params.VlduCnt + params.VstaCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ") 837 838 io.suggestName("none") 839 override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 840 private val memIO = io.memIO.get 841 842 def selectOldUop(robIdx: Seq[RobPtr], uopIdx: Seq[UInt], valid: Seq[Bool]): Vec[Bool] = { 843 val compareVec = (0 until robIdx.length).map(i => (0 until i).map(j => isAfter(robIdx(j), robIdx(i)) || (robIdx(j).value === robIdx(i).value && uopIdx(i) < uopIdx(j)))) 844 val resultOnehot = VecInit((0 until robIdx.length).map(i => Cat((0 until robIdx.length).map(j => 845 (if (j < i) !valid(j) || compareVec(i)(j) 846 else if (j == i) valid(i) 847 else !valid(j) || !compareVec(j)(i)) 848 )).andR)) 849 resultOnehot 850 } 851 852 val robIdxVec = entries.io.robIdx.get 853 val uopIdxVec = entries.io.uopIdx.get 854 val allEntryOldestOH = selectOldUop(robIdxVec, uopIdxVec, validVec) 855 856 finalDeqSelValidVec.head := (allEntryOldestOH.asUInt & canIssueVec.asUInt).orR 857 finalDeqSelOHVec.head := allEntryOldestOH.asUInt & canIssueVec.asUInt 858 859 if (params.isVecMemAddrIQ) { 860 s0_enqBits.foreach{ x => 861 x.srcType(3) := SrcType.vp // v0: mask src 862 x.srcType(4) := SrcType.vp // vl&vtype 863 } 864 865 for (i <- io.enq.indices) { 866 s0_enqBits(i).loadWaitBit := false.B 867 } 868 869 for (i <- entries.io.enq.indices) { 870 entries.io.enq(i).bits.status match { case enqData => 871 enqData.blocked := false.B // s0_enqBits(i).loadWaitBit 872 enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 873 enqData.mem.get.waitForStd := false.B 874 enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 875 enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 876 enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 877 } 878 879 entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 880 slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 881 slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 882 slowResp.bits.uopIdx := DontCare 883 slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 884 slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 885 slowResp.bits.rfWen := DontCare 886 slowResp.bits.fuType := DontCare 887 } 888 889 entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 890 fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 891 fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 892 fastResp.bits.uopIdx := DontCare 893 fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 894 fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 895 fastResp.bits.rfWen := DontCare 896 fastResp.bits.fuType := DontCare 897 } 898 899 entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 900 entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 901 } 902 } 903 904 for (i <- entries.io.enq.indices) { 905 entries.io.enq(i).bits.status match { case enqData => 906 enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx 907 enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx 908 } 909 } 910 911 entries.io.fromLsq.get.sqDeqPtr := memIO.sqDeqPtr.get 912 entries.io.fromLsq.get.lqDeqPtr := memIO.lqDeqPtr.get 913 914 deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 915 deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx) 916 deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.payload.lqIdx) 917 if (params.isVecLdAddrIQ) { 918 deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr 919 deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset 920 } 921 deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 922 deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 923 deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 924 deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 925 } 926} 927