1package xiangshan.backend.issue 2 3import chisel3._ 4import chisel3.util._ 5import xiangshan._ 6import xiangshan.utils._ 7 8trait IQConst{ 9 val iqSize = 8 10 val iqIdxWidth = log2Up(iqSize) 11 val layer1Size = iqSize 12 val layer2Size = iqSize/2 13} 14 15sealed abstract class IQBundle extends XSBundle with IQConst 16sealed abstract class IQModule extends XSModule with IQConst with NeedImpl 17 18sealed class CmpInputBundle extends IQBundle{ 19 val instRdy = Input(Bool()) 20 val roqIdx = Input(UInt(RoqIdxWidth.W)) 21 val iqIdx = Input(UInt(iqIdxWidth.W)) 22} 23 24 25sealed class CompareCircuitUnit(layer: Int = 0, id: Int = 0) extends IQModule { 26 val io = IO(new Bundle(){ 27 val in1 = new CmpInputBundle 28 val in2 = new CmpInputBundle 29 val out = Flipped(new CmpInputBundle) 30 }) 31 32 val roqIdx1 = io.in1.roqIdx 33 val roqIdx2 = io.in2.roqIdx 34 val iqIdx1 = io.in1.iqIdx 35 val iqIdx2 = io.in2.iqIdx 36 37 val inst1Rdy = io.in1.instRdy 38 val inst2Rdy = io.in2.instRdy 39 40 io.out.instRdy := inst1Rdy | inst2Rdy 41 io.out.roqIdx := roqIdx2 42 io.out.iqIdx := iqIdx2 43 44 when((inst1Rdy && !inst2Rdy) || (inst1Rdy && inst2Rdy && (roqIdx1 < roqIdx2))){ 45 io.out.roqIdx := roqIdx1 46 io.out.iqIdx := iqIdx1 47 } 48 49} 50 51class IssueQueue(val fuTypeInt: BigInt, val wakeupCnt: Int, val bypassCnt: Int) extends IQModule { 52 53 val useBypass = bypassCnt > 0 54 55 val io = IO(new Bundle() { 56 // flush Issue Queue 57 val redirect = Flipped(ValidIO(new Redirect)) 58 59 // enq Ctrl sigs at dispatch-2 60 val enqCtrl = Flipped(DecoupledIO(new MicroOp)) 61 // enq Data at next cycle (regfile has 1 cycle latency) 62 val enqData = Flipped(ValidIO(new ExuInput)) 63 64 // broadcast selected uop to other issue queues which has bypasses 65 val selectedUop = if(useBypass) DecoupledIO(new MicroOp) else null 66 67 // send to exu 68 val deq = DecoupledIO(new ExuInput) 69 70 // listen to write back bus 71 val wakeUpPorts = Vec(wakeupCnt, Flipped(DecoupledIO(new ExuOutput))) 72 73 // use bypass uops to speculative wake-up 74 val bypassUops = if(useBypass) Vec(bypassCnt, Flipped(DecoupledIO(new MicroOp))) else null 75 }) 76 //--------------------------------------------------------- 77 // Issue Queue 78 //--------------------------------------------------------- 79 80 //Tag Queue 81 val ctrlFlow = Mem(iqSize,new CtrlFlow) 82 val ctrlSig = Mem(iqSize,new CtrlSignals) 83 val brMask = RegInit(VecInit(Seq.fill(iqSize)(0.U(BrqSize.W)))) 84 val valid = RegInit(VecInit(Seq.fill(iqSize)(false.B))) 85 val src1Rdy = RegInit(VecInit(Seq.fill(iqSize)(false.B))) 86 val src2Rdy = RegInit(VecInit(Seq.fill(iqSize)(false.B))) 87 val src3Rdy = RegInit(VecInit(Seq.fill(iqSize)(false.B))) 88 val prfSrc1 = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 89 val prfSrc2 = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 90 val prfSrc3 = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 91 val prfDest = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 92 val oldPDest = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 93 val freelistAllocPtr = Reg(Vec(iqSize, UInt(PhyRegIdxWidth.W))) 94 val roqIdx = Reg(Vec(iqSize, UInt(RoqIdxWidth.W))) 95 96 val instRdy = WireInit(VecInit(List.tabulate(iqSize)(i => src1Rdy(i) && src2Rdy(i) && valid(i)))) 97 98 99 //tag enqueue 100 val iqEmty = !valid.asUInt.orR 101 val iqFull = valid.asUInt.andR 102 val iqAllowIn = !iqFull 103 io.enqCtrl.ready := iqAllowIn 104 105 //enqueue pointer 106 val emptySlot = ~valid.asUInt 107 val enqueueSelect = PriorityEncoder(emptySlot) 108 assert(io.enqCtrl.valid && io.redirect.valid,"enqueue valid should be false when redirect valid") 109 110 when(io.enqCtrl.fire()){ 111 ctrlFlow(enqueueSelect) := io.enqCtrl.bits.cf 112 ctrlSig(enqueueSelect) := io.enqCtrl.bits.ctrl 113 brMask(enqueueSelect) := io.enqCtrl.bits.brMask 114 valid(enqueueSelect) := true.B 115 src1Rdy(enqueueSelect) := io.enqCtrl.bits.src1State === SrcState.rdy 116 src2Rdy(enqueueSelect) := io.enqCtrl.bits.src2State === SrcState.rdy 117 src3Rdy(enqueueSelect) := io.enqCtrl.bits.src3State === SrcState.rdy 118 prfSrc1(enqueueSelect) := io.enqCtrl.bits.psrc1 119 prfSrc2(enqueueSelect) := io.enqCtrl.bits.psrc2 120 prfSrc3(enqueueSelect) := io.enqCtrl.bits.psrc3 121 prfDest(enqueueSelect) := io.enqCtrl.bits.pdest 122 oldPDest(enqueueSelect) := io.enqCtrl.bits.old_pdest 123 freelistAllocPtr(enqueueSelect) := io.enqCtrl.bits.freelistAllocPtr 124 roqIdx(enqueueSelect) := io.enqCtrl.bits.roqIdx 125 126 } 127 128 //Data Queue 129 val src1Data = Reg(Vec(iqSize, UInt(XLEN.W))) 130 val src2Data = Reg(Vec(iqSize, UInt(XLEN.W))) 131 val src3Data = Reg(Vec(iqSize, UInt(XLEN.W))) 132 133 val enqSelNext = RegNext(enqueueSelect) 134 val enqFireNext = RegNext(io.enqCtrl.fire()) 135 136 // Read RegFile 137 when (enqFireNext) { 138 src1Data(enqSelNext) := io.enqData.bits.src1 139 src2Data(enqSelNext) := io.enqData.bits.src2 140 src3Data(enqSelNext) := io.enqData.bits.src3 141 } 142 143 // From Common Data Bus(wakeUpPort) 144 // chisel claims that firrtl will optimize Mux1H to and/or tree 145 // TODO: ignore ALU'cdb srcRdy, for byPass has done it 146 val cdbValid = List.tabulate(wakeupCnt)(i => io.wakeUpPorts(i).valid) 147 val cdbData = List.tabulate(wakeupCnt)(i => io.wakeUpPorts(i).bits.data) 148 val cdbPdest = List.tabulate(wakeupCnt)(i => io.wakeUpPorts(i).bits.uop.pdest) 149 150 val srcNum = 3 151 val prfSrc = List(prfSrc1, prfSrc2, prfSrc3) 152 val srcRdy = List(src1Rdy, src2Rdy, src3Rdy) 153 val srcData = List(src1Data, src2Data, src3Data) 154 val srcHitVec = List.tabulate(srcNum)(k => 155 List.tabulate(iqSize)(i => 156 List.tabulate(wakeupCnt)(j => 157 (prfSrc(k)(i) === cdbPdest(j)) && cdbValid(j)))) 158 val srcHit = List.tabulate(srcNum)(k => 159 List.tabulate(iqSize)(i => 160 ParallelOR(srcHitVec(k)(i)).asBool())) 161 for(k <- 0 until srcNum){ 162 for(i <- 0 until iqSize)( when (valid(i)) { 163 when(!srcRdy(k)(i) && srcHit(k)(i)) { 164 srcRdy(k)(i) := true.B 165 srcData(k)(i) := ParallelMux(srcHitVec(k)(i) zip cdbData) 166 } 167 }) 168 } 169 170 // From byPass [speculative] (just for ALU to listen to other ALU's res, include itself) 171 // just need Tag(Ctrl). send out Tag when Tag is decided. other ALUIQ listen to them and decide Tag 172 // byPassUops is one cycle before byPassDatas 173 if (bypassCnt > 0) { 174 val bypassPdest = List.tabulate(bypassCnt)(i => io.bypassUops(i).bits.pdest) 175 val bypassValid = List.tabulate(bypassCnt)(i => io.bypassUops(i).valid) // may only need valid not fire() 176 val srcBpHitVec = List.tabulate(srcNum)(k => 177 List.tabulate(iqSize)(i => 178 List.tabulate(bypassCnt)(j => 179 (prfSrc(k)(i) === bypassPdest(j)) && bypassValid(j)))) 180 val srcBpHit = List.tabulate(srcNum)(k => 181 List.tabulate(iqSize)(i => 182 ParallelOR(srcBpHitVec(k)(i)).asBool())) 183 for(k <- 0 until srcNum){ 184 for(i <- 0 until iqSize){ when (valid(i)) { 185 when(valid(i) && !srcRdy(k)(i) && srcBpHit(k)(i)) { srcRdy(k)(i) := true.B } 186 }} 187 } 188 } 189 //--------------------------------------------------------- 190 // Select Circuit 191 //--------------------------------------------------------- 192 //layer 1 193 val layer1CCUs = (0 until layer1Size by 2) map { i => 194 val CCU_1 = Module(new CompareCircuitUnit(layer = 1, id = i/2)) 195 CCU_1.io.in1.instRdy := instRdy(i) 196 CCU_1.io.in1.roqIdx := roqIdx(i) 197 CCU_1.io.in1.iqIdx := i.U 198 199 CCU_1.io.in2.instRdy := instRdy(i+1) 200 CCU_1.io.in2.roqIdx := roqIdx(i+1) 201 CCU_1.io.in2.iqIdx := (i+1).U 202 203 CCU_1 204 } 205 206 //layer 2 207 val layer2CCUs = (0 until layer2Size by 2) map { i => 208 val CCU_2 = Module(new CompareCircuitUnit(layer = 2, id = i/2)) 209 CCU_2.io.in1.instRdy := layer1CCUs(i).io.out.instRdy 210 CCU_2.io.in1.roqIdx := layer1CCUs(i).io.out.roqIdx 211 CCU_2.io.in1.iqIdx := layer1CCUs(i).io.out.iqIdx 212 213 CCU_2.io.in2.instRdy := layer1CCUs(i+1).io.out.instRdy 214 CCU_2.io.in2.roqIdx := layer1CCUs(i+1).io.out.roqIdx 215 CCU_2.io.in2.iqIdx := layer1CCUs(i+1).io.out.iqIdx 216 217 CCU_2 218 } 219 220 //layer 3 221 val CCU_3 = Module(new CompareCircuitUnit(layer = 3, id = 0)) 222 CCU_3.io.in1.instRdy := layer2CCUs(0).io.out.instRdy 223 CCU_3.io.in1.roqIdx := layer2CCUs(0).io.out.roqIdx 224 CCU_3.io.in1.iqIdx := layer2CCUs(0).io.out.iqIdx 225 226 CCU_3.io.in2.instRdy := layer2CCUs(1).io.out.instRdy 227 CCU_3.io.in2.roqIdx := layer2CCUs(1).io.out.roqIdx 228 CCU_3.io.in2.iqIdx := layer2CCUs(1).io.out.iqIdx 229 230 231 //Dequeue Logic 232 //hold the sel-index to wait for data 233 val selInstIdx = RegNext(CCU_3.io.out.iqIdx) 234 val selInstRdy = RegNext(CCU_3.io.out.instRdy) 235 236 //issue the select instruction 237 val dequeueSelect = Wire(UInt(iqIdxWidth.W)) 238 dequeueSelect := selInstIdx 239 240 val IQreadyGo = selInstRdy 241 242 io.deq.valid := IQreadyGo 243 244 io.deq.bits.uop.psrc1 := prfSrc1(dequeueSelect) 245 io.deq.bits.uop.psrc2 := prfSrc2(dequeueSelect) 246 io.deq.bits.uop.psrc3 := prfSrc3(dequeueSelect) 247 io.deq.bits.uop.pdest := prfDest(dequeueSelect) 248 io.deq.bits.uop.old_pdest := oldPDest(dequeueSelect) 249 io.deq.bits.uop.src1State := SrcState.rdy 250 io.deq.bits.uop.src2State := SrcState.rdy 251 io.deq.bits.uop.src3State := SrcState.rdy 252 io.deq.bits.uop.freelistAllocPtr := freelistAllocPtr(dequeueSelect) 253 io.deq.bits.uop.roqIdx := roqIdx(dequeueSelect) 254 255 //TODO 256 io.deq.bits.redirect := DontCare 257 258 io.deq.bits.src1 := src1Data(dequeueSelect) 259 io.deq.bits.src2 := src2Data(dequeueSelect) 260 io.deq.bits.src3 := src3Data(dequeueSelect) 261 262 //clear the validBit of dequeued instruction in issuequeue 263 when(io.deq.fire()){ 264 valid(dequeueSelect) := false.B 265 } 266 267 //--------------------------------------------------------- 268 // Redirect Logic 269 //--------------------------------------------------------- 270 val expRedirect = io.redirect.valid && io.redirect.bits.isException 271 val brRedirect = io.redirect.valid && !io.redirect.bits.isException 272 273 List.tabulate(iqSize)( i => 274 when(brRedirect && (UIntToOH(io.redirect.bits.brTag) & brMask(i)).orR && valid(i) ){ 275 valid(i) := false.B 276 } .elsewhen(expRedirect) { 277 valid(i) := false.B 278 } 279 ) 280 281 282 283 284 285 286} 287