xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 10434c39e9dd743d430ef6f36778ad0c975a831a)
1package xiangshan.backend.issue
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.HasCircularQueuePtrHelper
8import utils.OptionWrapper
9import xiangshan._
10import xiangshan.backend.Bundles._
11import xiangshan.backend.datapath.DataConfig._
12import xiangshan.backend.datapath.DataSource
13import xiangshan.backend.fu.{FuConfig, FuType}
14import xiangshan.mem.{MemWaitUpdateReq, SqPtr}
15
16class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
17  implicit val iqParams = params
18  lazy val module = iqParams.schdType match {
19    case IntScheduler() => new IssueQueueIntImp(this)
20    case VfScheduler() => new IssueQueueVfImp(this)
21    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
22      else new IssueQueueIntImp(this)
23    case _ => null
24  }
25}
26
27class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
28  val empty = Output(Bool())
29  val full = Output(Bool())
30  val leftVec = Output(Vec(numEnq + 1, Bool()))
31}
32
33class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle
34
35class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
36  // Inputs
37  val flush = Flipped(ValidIO(new Redirect))
38  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
39
40  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
41  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
42  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
43  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
44  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
45  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
46  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
47  val og0Cancel = Input(ExuVec(backendParams.numExu))
48  val og1Cancel = Input(ExuVec(backendParams.numExu))
49
50  // Outputs
51  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
52  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
53  val status = Output(new IssueQueueStatusBundle(params.numEnq))
54  val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
55
56  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
57}
58
59class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
60  extends LazyModuleImp(wrapper)
61  with HasXSParameter {
62
63  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
64    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
65    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
66    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
67
68  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
69  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
70  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
71  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
72  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
73  val fuLatencyMaps : Seq[Map[Int, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
74
75  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
76  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
77  lazy val io = IO(new IssueQueueIO())
78  dontTouch(io.deq)
79  dontTouch(io.deqResp)
80  // Modules
81  val statusArray   = Module(StatusArray(p, params))
82  val immArray      = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries))
83  val payloadArray  = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries))
84  val enqPolicy     = Module(new EnqPolicy)
85  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
86  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
87  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
88  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
89  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
90  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
91  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
92
93  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, ValidIO[Redirect]]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
94    new MultiWakeupQueue(
95      new ExuInput(x),
96      ValidIO(new Redirect) ,
97      x.fuLatancySet,
98      (exuInput: ExuInput, flush: ValidIO[Redirect]) => exuInput.robIdx.needFlush(flush)
99    )
100  ))}
101
102  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
103  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
104  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
105  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
106  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
107  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
108  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
109  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
110  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
111  val s0_enqValidVec = io.enq.map(_.valid)
112  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
113  val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W)))
114  val s0_enqNotFlush = !io.flush.valid
115  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
116  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush)
117  val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) =>
118    Mux(valid, oh, 0.U)
119  })
120
121  val s0_enqImmValidVec = io.enq.map(enq => enq.valid)
122  val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm))
123
124  // One deq port only need one special deq policy
125  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
126  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
127
128  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
129  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
130  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
131    Mux(valid, oh, 0.U)
132  }
133  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
134
135  val deqRespVec = io.deqResp
136
137  val validVec = VecInit(statusArray.io.valid.asBools)
138  val canIssueVec = VecInit(statusArray.io.canIssue.asBools)
139  val clearVec = VecInit(statusArray.io.clear.asBools)
140  val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue))
141
142  val dataSources: Vec[Vec[DataSource]] = statusArray.io.dataSources
143  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
144  // (entryIdx)(srcIdx)(exuIdx)
145  val wakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = statusArray.io.srcWakeUpL1ExuOH
146  val srcTimer: Option[Vec[Vec[UInt]]] = statusArray.io.srcTimer
147
148  // (deqIdx)(srcIdx)(exuIdx)
149  val finalWakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
150  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
151
152  val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
153  for (i <- io.enq.indices) {
154    for (j <- s0_enqBits(i).srcType.indices) {
155      wakeupEnqSrcStateBypass(i)(j) := Cat(
156        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
157      ).orR
158    }
159  }
160
161  /**
162    * Connection of [[statusArray]]
163    */
164  statusArray.io match { case statusArrayIO: StatusArrayIO =>
165    statusArrayIO.flush  <> io.flush
166    statusArrayIO.wakeUpFromIQ := io.wakeupFromIQ
167    statusArrayIO.og0Cancel := io.og0Cancel
168    statusArrayIO.og1Cancel := io.og1Cancel
169    statusArrayIO.wakeUpFromWB := io.wakeupFromWB
170    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
171      enq.valid                 := s0_doEnqSelValidVec(i)
172      enq.bits.addrOH           := s0_enqSelOHVec(i)
173      val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size)
174      for (j <- 0 until numLSrc) {
175        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
176        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
177        enq.bits.data.srcType(j)  := s0_enqBits(i).srcType(j)
178      }
179      enq.bits.data.robIdx      := s0_enqBits(i).robIdx
180      enq.bits.data.issued      := false.B
181      enq.bits.data.firstIssue  := false.B
182      enq.bits.data.blocked     := false.B
183      enq.bits.data.dataSources.foreach(_.value := DataSource.reg)
184      enq.bits.data.srcWakeUpL1ExuOH match {
185        case Some(value) => value := 0.U.asTypeOf(value)
186        case None =>
187      }
188      enq.bits.data.srcTimer match {
189        case Some(value) => value := 0.U.asTypeOf(value)
190        case None =>
191      }
192    }
193    statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) =>
194      deq.deqSelOH.valid  := finalDeqSelValidVec(i)
195      deq.deqSelOH.bits   := finalDeqSelOHVec(i)
196    }
197    statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
198      deqResp.valid      := io.deqResp(i).valid
199      deqResp.bits.addrOH := io.deqResp(i).bits.addrOH
200      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
201      deqResp.bits.respType := io.deqResp(i).bits.respType
202      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
203      deqResp.bits.fuType := io.deqResp(i).bits.fuType
204    }
205    statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
206      og0Resp.valid := io.og0Resp(i).valid
207      og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH
208      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
209      og0Resp.bits.respType := io.og0Resp(i).bits.respType
210      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
211      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
212    }
213    statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
214      og1Resp.valid := io.og1Resp(i).valid
215      og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH
216      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
217      og1Resp.bits.respType := io.og1Resp(i).bits.respType
218      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
219      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
220    }
221  }
222
223  /**
224    * Connection of [[immArray]]
225    */
226  val immArrayRdataVec = immArray.io.read.map(_.data)
227  immArray.io match { case immArrayIO: DataArrayIO[UInt] =>
228    immArrayIO.write.zipWithIndex.foreach { case (w, i) =>
229      w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i)
230      w.addr := s0_enqSelOHVec(i)
231      w.data := s0_enqImmVec(i)
232    }
233    immArrayIO.read.zipWithIndex.foreach { case (r, i) =>
234      r.addr := finalDeqOH(i)
235    }
236  }
237
238  /**
239    * Connection of [[payloadArray]]
240    */
241  val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst)))
242  payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] =>
243    payloadArrayIO.write.zipWithIndex.foreach { case (w, i) =>
244      w.en := s0_doEnqSelValidVec(i)
245      w.addr := s0_enqSelOHVec(i)
246      w.data := s0_enqBits(i)
247    }
248    payloadArrayIO.read.zipWithIndex.foreach { case (r, i) =>
249      r.addr := finalDeqOH(i)
250      payloadArrayRdata(i) := r.data
251    }
252  }
253
254  val fuTypeRegVec = Reg(Vec(params.numEntries, FuType()))
255  val fuTypeNextVec = WireInit(fuTypeRegVec)
256  fuTypeRegVec := fuTypeNextVec
257
258  s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) =>
259    when (valid) {
260      fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType
261    }
262  }
263
264  enqPolicy match { case ep =>
265    ep.io.valid     := validVec.asUInt
266    s0_enqSelValidVec  := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready}
267    s0_enqSelOHVec     := ep.io.enqSelOHVec.map(oh => oh.bits)
268  }
269
270  protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType =>
271    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
272  ).reverse)
273
274  // if deq port can accept the uop
275  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
276    Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
277  }
278
279  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
280    fuTypeRegVec.map(fuType =>
281      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
282  }
283
284  subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) =>
285    if (dpOption.nonEmpty) {
286      val dp = dpOption.get
287      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
288      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
289      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
290    }
291  }
292
293  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
294    io.enq.map(_.bits.fuType).map(fuType =>
295      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
296  }
297
298  val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W))))))
299
300  ageDetectorEnqVec.zip(enqCanAcceptVec) foreach {
301    case (ageDetectorEnq, enqCanAccept) =>
302      ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map {
303        case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U)
304      }
305  }
306
307  val oldestSelVec = (0 until params.numDeq).map {
308    case deqIdx =>
309      AgeDetector(numEntries = params.numEntries,
310        enq = ageDetectorEnqVec(deqIdx),
311        deq = clearVec.asUInt,
312        canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)
313  }
314
315  finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
316  finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head)
317
318  if (params.numDeq == 2) {
319    val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head
320    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
321
322    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
323      (chooseOldest) -> oldestSelVec(1).valid,
324      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
325    )
326    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
327      (chooseOldest) -> oldestSelVec(1).bits,
328      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
329    )
330  }
331
332  //fuBusyTable
333  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.map { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
334    if(busyTableWrite.nonEmpty) {
335      val btwr = busyTableWrite.get
336      val btrd = busyTableRead.get
337      btwr.io.in.deqResp := io.deqResp(i)
338      btwr.io.in.og0Resp := io.og0Resp(i)
339      btwr.io.in.og1Resp := io.og1Resp(i)
340      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
341      btrd.io.in.fuTypeRegVec := fuTypeRegVec
342      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
343    }
344    else {
345      fuBusyTableMask(i) := 0.U(params.numEntries.W)
346    }
347  }
348
349  //wbfuBusyTable write
350  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
351    if(busyTableWrite.nonEmpty) {
352      val btwr = busyTableWrite.get
353      val bt = busyTable.get
354      val dq = deqResp.get
355      btwr.io.in.deqResp := io.deqResp(i)
356      btwr.io.in.og0Resp := io.og0Resp(i)
357      btwr.io.in.og1Resp := io.og1Resp(i)
358      bt := btwr.io.out.fuBusyTable
359      dq := btwr.io.out.deqRespSet
360    }
361  }
362
363  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.map { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
364    if (busyTableWrite.nonEmpty) {
365      val btwr = busyTableWrite.get
366      val bt = busyTable.get
367      val dq = deqResp.get
368      btwr.io.in.deqResp := io.deqResp(i)
369      btwr.io.in.og0Resp := io.og0Resp(i)
370      btwr.io.in.og1Resp := io.og1Resp(i)
371      bt := btwr.io.out.fuBusyTable
372      dq := btwr.io.out.deqRespSet
373    }
374  }
375
376  //wbfuBusyTable read
377  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
378    if(busyTableRead.nonEmpty) {
379      val btrd = busyTableRead.get
380      val bt = busyTable.get
381      btrd.io.in.fuBusyTable := bt
382      btrd.io.in.fuTypeRegVec := fuTypeRegVec
383      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
384    }
385    else {
386      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
387    }
388  }
389  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
390    if (busyTableRead.nonEmpty) {
391      val btrd = busyTableRead.get
392      val bt = busyTable.get
393      btrd.io.in.fuBusyTable := bt
394      btrd.io.in.fuTypeRegVec := fuTypeRegVec
395      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
396    }
397    else {
398      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
399    }
400  }
401
402  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
403    wakeUpQueueOption.foreach {
404      wakeUpQueue =>
405        wakeUpQueue.io.flush := io.flush
406        wakeUpQueue.io.enq.valid := io.deq(i).fire && {
407          if (io.deq(i).bits.common.rfWen.isDefined)
408            io.deq(i).bits.common.rfWen.get && io.deq(i).bits.common.pdest =/= 0.U
409          else
410            true.B
411        }
412        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
413        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
414    }
415  }
416
417  io.deq.zipWithIndex.foreach { case (deq, i) =>
418    deq.valid                := finalDeqSelValidVec(i)
419    deq.bits.addrOH          := finalDeqSelOHVec(i)
420    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
421    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
422    deq.bits.common.fuType   := payloadArrayRdata(i).fuType
423    deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType
424    deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen)
425    deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen)
426    deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen)
427    deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe)
428    deq.bits.common.pdest := payloadArrayRdata(i).pdest
429    deq.bits.common.robIdx := payloadArrayRdata(i).robIdx
430    deq.bits.common.imm := immArrayRdataVec(i)
431    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
432      case ((sink, source), srcIdx) =>
433        sink.value := Mux(
434          SrcType.isXp(payloadArrayRdata(i).srcType(srcIdx)) && payloadArrayRdata(i).psrc(srcIdx) === 0.U,
435          DataSource.none,
436          source.value
437        )
438    }
439    deq.bits.common.l1ExuVec.foreach(_ := finalWakeUpL1ExuOH.get(i))
440    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
441
442    deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) =>
443      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
444    }
445    deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) =>
446      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
447    }
448    deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) =>
449      sink := source
450    }
451    deq.bits.immType := payloadArrayRdata(i).selImm
452  }
453
454  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
455    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
456      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
457      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
458    } else if (wakeUpQueues(i).nonEmpty) {
459      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
460      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
461    } else {
462      wakeup.valid := false.B
463      wakeup.bits := 0.U.asTypeOf(wakeup.bits.cloneType)
464    }
465  }
466
467  // Todo: better counter implementation
468  private val validCnt = PopCount(validVec)
469  private val enqSelCnt = PopCount(s0_doEnqSelValidVec)
470  private val validCntNext = validCnt + enqSelCnt
471  io.status.full := validVec.asUInt.andR
472  io.status.empty := !validVec.asUInt.orR
473  io.status.leftVec(0) := io.status.full
474  for (i <- 0 until params.numEnq) {
475    io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U
476  }
477  io.statusNext.full := validCntNext === params.numEntries.U
478  io.statusNext.empty := validCntNext === 0.U // always false now
479  io.statusNext.leftVec(0) := io.statusNext.full
480  for (i <- 0 until params.numEnq) {
481    io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U
482  }
483  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation
484
485  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
486    val fuLatUIntMaps: Map[UInt, UInt] = fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }
487    val lat = Mux1H(fuLatUIntMaps.keys.map(_ === fuType).toSeq, fuLatUIntMaps.values.toSeq)
488    dontTouch(lat)
489    // ParallelLookUp(fuType, fuLatencyMaps(deqPortIdx).map { case (k, v) => (k.U, v.U) }.toSeq)
490  }
491}
492
493class IssueQueueJumpBundle extends Bundle {
494  val pc = UInt(VAddrData().dataWidth.W)
495  val target = UInt(VAddrData().dataWidth.W)
496}
497
498class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
499  val fastMatch = UInt(backendParams.LduCnt.W)
500  val fastImm = UInt(12.W)
501}
502
503class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
504  val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None
505}
506
507class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
508  extends IssueQueueImp(wrapper)
509{
510  io.suggestName("none")
511  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
512  val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
513    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
514  )) else None
515  val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
516    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
517  )) else None
518
519  if (pcArray.nonEmpty) {
520    val pcArrayIO = pcArray.get.io
521    pcArrayIO.read.zipWithIndex.foreach { case (r, i) =>
522      r.addr := finalDeqSelOHVec(i)
523    }
524    pcArrayIO.write.zipWithIndex.foreach { case (w, i) =>
525      w.en := s0_doEnqSelValidVec(i)
526      w.addr := s0_enqSelOHVec(i)
527      w.data := io.enq(i).bits.pc
528    }
529  }
530
531  if (targetArray.nonEmpty) {
532    val arrayIO = targetArray.get.io
533    arrayIO.read.zipWithIndex.foreach { case (r, i) =>
534      r.addr := finalDeqSelOHVec(i)
535    }
536    arrayIO.write.zipWithIndex.foreach { case (w, i) =>
537      w.en := s0_doEnqSelValidVec(i)
538      w.addr := s0_enqSelOHVec(i)
539      w.data := io.enqJmp.get(i).target
540    }
541  }
542
543  io.deq.zipWithIndex.foreach{ case (deq, i) => {
544    deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => {
545      deqJmp.pc := pcArray.get.io.read(i).data
546      deqJmp.target := targetArray.get.io.read(i).data
547    })
548    deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo)
549    deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr)
550    deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset)
551    deq.bits.common.predictInfo.foreach(x => {
552      x.target := targetArray.get.io.read(i).data
553      x.taken := payloadArrayRdata(i).pred_taken
554    })
555    // for std
556    deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx)
557    // for i2f
558    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
559  }}
560}
561
562class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
563  extends IssueQueueImp(wrapper)
564{
565  statusArray.io match { case statusArrayIO: StatusArrayIO =>
566    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
567      val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size
568      val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size
569
570      for (j <- 0 until numPSrc) {
571        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
572        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
573      }
574
575      for (j <- 0 until numLSrc) {
576        enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j)
577      }
578      if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src
579      if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype
580    }
581  }
582  io.deq.zipWithIndex.foreach{ case (deq, i) => {
583    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
584    deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu)
585    deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx)
586  }}
587}
588
589class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
590  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
591  val checkWait = new Bundle {
592    val stIssuePtr = Input(new SqPtr)
593    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
594  }
595  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
596}
597
598class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
599  val memIO = Some(new IssueQueueMemBundle)
600}
601
602class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
603  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
604
605  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ")
606
607  io.suggestName("none")
608  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
609  private val memIO = io.memIO.get
610
611  for (i <- io.enq.indices) {
612    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
613    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
614      memIO.checkWait.memWaitUpdateReq.staIssue(i).valid &&
615        memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value
616    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
617    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
618  }
619
620  for (i <- statusArray.io.enq.indices) {
621    statusArray.io.enq(i).bits.data match { case enqData =>
622      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
623      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
624      enqData.mem.get.waitForStd := false.B
625      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
626      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
627      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
628    }
629
630    statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
631      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
632      slowResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx)
633      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
634      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
635      slowResp.bits.rfWen := DontCare
636      slowResp.bits.fuType := DontCare
637    }
638
639    statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
640      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
641      fastResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx)
642      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
643      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
644      fastResp.bits.rfWen := DontCare
645      fastResp.bits.fuType := DontCare
646    }
647
648    statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
649    statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
650  }
651
652  io.deq.zipWithIndex.foreach { case (deq, i) =>
653    deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx
654    deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx
655    if (params.isLdAddrIQ) {
656      deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr
657      deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset
658    }
659  }
660}