xref: /XiangShan/src/main/scala/xiangshan/backend/issue/EnqEntry.scala (revision de4e991ce8d319a5c57f0521475db9a04c600e8b)
15db4956bSzhanglyGitpackage xiangshan.backend.issue
25db4956bSzhanglyGit
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
45db4956bSzhanglyGitimport chisel3._
55db4956bSzhanglyGitimport chisel3.util._
64243aa09SsinceforYyimport utility.{HasCircularQueuePtrHelper, GatedValidRegNext}
75db4956bSzhanglyGitimport utils.{MathUtils, OptionWrapper}
85db4956bSzhanglyGitimport xiangshan._
95db4956bSzhanglyGitimport xiangshan.backend.Bundles._
105db4956bSzhanglyGitimport xiangshan.backend.fu.FuType
115db4956bSzhanglyGitimport xiangshan.backend.datapath.DataSource
125db4956bSzhanglyGitimport xiangshan.backend.rob.RobPtr
13aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._
142d270511Ssinsanctionimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr}
155db4956bSzhanglyGit
165db4956bSzhanglyGit
175db4956bSzhanglyGitclass EnqEntryIO(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
185db4956bSzhanglyGit  //input
19aa2bcc31SzhanglyGit  val commonIn            = new CommonInBundle
204fa640e4Ssinsanction  val enqDelayIn1         = new EnqDelayInBundle
214fa640e4Ssinsanction  val enqDelayIn2         = new EnqDelayInBundle
225db4956bSzhanglyGit
23aa2bcc31SzhanglyGit  //output
24aa2bcc31SzhanglyGit  val commonOut           = new CommonOutBundle
25aa2bcc31SzhanglyGit
26aa2bcc31SzhanglyGit  def wakeup              = commonIn.wakeUpFromWB ++ commonIn.wakeUpFromIQ
275db4956bSzhanglyGit}
285db4956bSzhanglyGit
29df26db8aSsinsanctionclass EnqEntry(isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) extends XSModule {
305db4956bSzhanglyGit  val io = IO(new EnqEntryIO)
315db4956bSzhanglyGit
32aa2bcc31SzhanglyGit  val common              = Wire(new CommonWireBundle)
335db4956bSzhanglyGit  val entryUpdate         = Wire(new EntryBundle)
34aa2bcc31SzhanglyGit  val entryRegNext        = Wire(new EntryBundle)
35aa2b5219Ssinsanction  val enqDelayValidRegNext= Wire(Bool())
36aa2bcc31SzhanglyGit  val hasWakeupIQ         = OptionWrapper(params.hasIQWakeUp, Wire(new CommonIQWakeupBundle))
375db4956bSzhanglyGit
38aa2b5219Ssinsanction  val currentStatus               = Wire(new Status())
39aa2b5219Ssinsanction  val enqDelaySrcState            = Wire(Vec(params.numRegSrc, SrcState()))
40aa2b5219Ssinsanction  val enqDelayDataSources         = Wire(Vec(params.numRegSrc, DataSource()))
41864480f4Sxiaofeibao-xjtu  val enqDelaySrcWakeUpL1ExuOH    = OptionWrapper(params.hasIQWakeUp, Wire(Vec(params.numRegSrc, ExuVec())))
42ec49b127Ssinsanction  val enqDelaySrcLoadDependency   = Wire(Vec(params.numRegSrc, Vec(LoadPipelineWidth, UInt(LoadDependencyWidth.W))))
434c2a845dSsinsanction  val enqDelayUseRegCache         = OptionWrapper(params.needReadRegCache, Wire(Vec(params.numRegSrc, Bool())))
444c2a845dSsinsanction  val enqDelayRegCacheIdx         = OptionWrapper(params.needReadRegCache, Wire(Vec(params.numRegSrc, UInt(RegCacheIdxWidth.W))))
45aa2b5219Ssinsanction
465db4956bSzhanglyGit  //Reg
474243aa09SsinceforYy  val validReg = GatedValidRegNext(common.validRegNext, false.B)
4856db494fSxiaofeibao-xjtu  val entryReg = RegNext(entryRegNext)
494243aa09SsinceforYy  val enqDelayValidReg = GatedValidRegNext(enqDelayValidRegNext, false.B)
505db4956bSzhanglyGit
515db4956bSzhanglyGit  //Wire
520dfdb52aSzhanglyGit  CommonWireConnect(common, hasWakeupIQ, validReg, currentStatus, io.commonIn, true)
535db4956bSzhanglyGit
5428607074Ssinsanction  when(io.commonIn.enq.valid) {
5528607074Ssinsanction    assert(common.enqReady, "Entry is not ready when enq is valid\n")
5628607074Ssinsanction  }
5728607074Ssinsanction
58aa2bcc31SzhanglyGit  when(io.commonIn.enq.valid && common.enqReady) {
59aa2bcc31SzhanglyGit    entryRegNext := io.commonIn.enq.bits
605db4956bSzhanglyGit  }.otherwise {
615db4956bSzhanglyGit    entryRegNext := entryUpdate
625db4956bSzhanglyGit  }
635db4956bSzhanglyGit
64aa2bcc31SzhanglyGit  when(io.commonIn.enq.valid && common.enqReady) {
65aa2b5219Ssinsanction    enqDelayValidRegNext := true.B
66aa2b5219Ssinsanction  }.otherwise {
67aa2b5219Ssinsanction    enqDelayValidRegNext := false.B
68aa2b5219Ssinsanction  }
69aa2b5219Ssinsanction
705db4956bSzhanglyGit  if (params.hasIQWakeUp) {
71aa2bcc31SzhanglyGit    ShiftLoadDependency(hasWakeupIQ.get)
720dfdb52aSzhanglyGit    CommonIQWakeupConnect(common, hasWakeupIQ.get, validReg, currentStatus, io.commonIn, true)
735db4956bSzhanglyGit  }
745db4956bSzhanglyGit
75aa2b5219Ssinsanction  // enq delay wakeup
764fa640e4Ssinsanction  val enqDelayOut1         = Wire(new EnqDelayOutBundle)
774fa640e4Ssinsanction  val enqDelayOut2         = Wire(new EnqDelayOutBundle)
784fa640e4Ssinsanction  EnqDelayWakeupConnect(io.enqDelayIn1, enqDelayOut1, entryReg.status, delay = 1)
794fa640e4Ssinsanction  EnqDelayWakeupConnect(io.enqDelayIn2, enqDelayOut2, entryReg.status, delay = 2)
80aa2b5219Ssinsanction
81aa2b5219Ssinsanction  for (i <- 0 until params.numRegSrc) {
824fa640e4Ssinsanction    val enqDelay1WakeUpValid = enqDelayOut1.srcWakeUpByIQVec(i).asUInt.orR
834fa640e4Ssinsanction    val enqDelay1WakeUpOH    = enqDelayOut1.srcWakeUpByIQVec(i)
844fa640e4Ssinsanction    val enqDelay2WakeUpOH    = enqDelayOut2.srcWakeUpByIQVec(i)
85de111a36Ssinsanction    val enqDelay1IsWakeupByMemIQ = enqDelay1WakeUpOH.zip(io.commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _)
86de111a36Ssinsanction    val enqDelay2IsWakeupByMemIQ = enqDelay2WakeUpOH.zip(io.commonIn.wakeUpFromIQ).filter(_._2.bits.params.isMemExeUnit).map(_._1).fold(false.B)(_ || _)
8709d562eeSsinsanction    val enqDelay2IsWakeupByVfIQ  = enqDelay2WakeUpOH.zip(io.commonIn.wakeUpFromIQ).filter(_._2.bits.params.isVfExeUnit).map(_._1).fold(false.B)(_ || _)
88de111a36Ssinsanction
89c4cabf18Ssinsanction    if (params.inVfSchd && params.readVfRf && params.hasIQWakeUp) {
90c4cabf18Ssinsanction      enqDelayDataSources(i).value            := MuxCase(entryReg.status.srcStatus(i).dataSources.value, Seq(
91c4cabf18Ssinsanction                                                    (enqDelayOut1.srcWakeUpByIQ(i).asBool && !enqDelay1IsWakeupByMemIQ)  -> DataSource.bypass,
92c4cabf18Ssinsanction                                                    (enqDelayOut1.srcWakeUpByIQ(i).asBool && enqDelay1IsWakeupByMemIQ)   -> DataSource.bypass2,
93c4cabf18Ssinsanction                                                    (enqDelayOut2.srcWakeUpByIQ(i).asBool && !enqDelay2IsWakeupByMemIQ)  -> DataSource.bypass2,
94c4cabf18Ssinsanction                                                 ))
954fa640e4Ssinsanction      enqDelaySrcWakeUpL1ExuOH.get(i)         := Mux(enqDelay1WakeUpValid,
96864480f4Sxiaofeibao-xjtu                                                      Mux1H(enqDelay1WakeUpOH, params.wakeUpSourceExuIdx.map(x => VecInit(MathUtils.IntToOH(x).U(backendParams.numExu.W).asBools)).toSeq),
97864480f4Sxiaofeibao-xjtu                                                      Mux1H(enqDelay2WakeUpOH, params.wakeUpSourceExuIdx.map(x => VecInit(MathUtils.IntToOH(x).U(backendParams.numExu.W).asBools)).toSeq))
98c4cabf18Ssinsanction    }
99c4cabf18Ssinsanction    else if (params.inMemSchd && params.readVfRf && params.hasIQWakeUp) {
100c4cabf18Ssinsanction      enqDelayDataSources(i).value            := MuxCase(entryReg.status.srcStatus(i).dataSources.value, Seq(
101c4cabf18Ssinsanction                                                    enqDelayOut1.srcWakeUpByIQ(i).asBool                                 -> DataSource.bypass,
10209d562eeSsinsanction                                                    (enqDelayOut2.srcWakeUpByIQ(i).asBool && enqDelay2IsWakeupByVfIQ)    -> DataSource.bypass2,
103c4cabf18Ssinsanction                                                 ))
104c4cabf18Ssinsanction      enqDelaySrcWakeUpL1ExuOH.get(i)         := Mux(enqDelay1WakeUpValid,
105864480f4Sxiaofeibao-xjtu                                                      Mux1H(enqDelay1WakeUpOH, params.wakeUpSourceExuIdx.map(x => VecInit(MathUtils.IntToOH(x).U(backendParams.numExu.W).asBools)).toSeq),
106864480f4Sxiaofeibao-xjtu                                                      Mux1H(enqDelay2WakeUpOH,  params.wakeUpSourceExuIdx.map(x => VecInit(MathUtils.IntToOH(x).U(backendParams.numExu.W).asBools)).toSeq))
107c4cabf18Ssinsanction    }
108c4cabf18Ssinsanction    else {
1094fa640e4Ssinsanction      enqDelayDataSources(i).value            := Mux(enqDelayOut1.srcWakeUpByIQ(i).asBool, DataSource.bypass, entryReg.status.srcStatus(i).dataSources.value)
110aa2b5219Ssinsanction      if (params.hasIQWakeUp) {
111864480f4Sxiaofeibao-xjtu        enqDelaySrcWakeUpL1ExuOH.get(i)       := Mux1H(enqDelay1WakeUpOH, params.wakeUpSourceExuIdx.map(x => VecInit(MathUtils.IntToOH(x).U(backendParams.numExu.W).asBools)).toSeq)
1124fa640e4Ssinsanction      }
1134fa640e4Ssinsanction    }
1144fa640e4Ssinsanction
11591f31488Sxiaofeibao-xjtu    enqDelaySrcState(i)                     := (!enqDelayOut1.srcCancelByLoad(i) & entryReg.status.srcStatus(i).srcState) | enqDelayOut1.srcWakeUpByWB(i) | enqDelayOut1.srcWakeUpByIQ(i)
1164fa640e4Ssinsanction    if (params.hasIQWakeUp) {
117c4cabf18Ssinsanction      enqDelaySrcLoadDependency(i)          := Mux(enqDelay1WakeUpValid, Mux1H(enqDelay1WakeUpOH, enqDelayOut1.shiftedWakeupLoadDependencyByIQVec), entryReg.status.srcStatus(i).srcLoadDependency)
118eea4a3caSzhanglyGit    } else {
119eea4a3caSzhanglyGit      enqDelaySrcLoadDependency(i)          := entryReg.status.srcStatus(i).srcLoadDependency
120aa2b5219Ssinsanction    }
1214c2a845dSsinsanction
1224c2a845dSsinsanction    if (params.needReadRegCache) {
1234c2a845dSsinsanction      val enqDelay1WakeupSrcExuWriteRC = enqDelay1WakeUpOH.zip(io.enqDelayIn1.wakeUpFromIQ).filter(_._2.bits.params.needWriteRegCache)
124*de4e991cSsinsanction      val enqDelay1WakeupRC    = enqDelay1WakeupSrcExuWriteRC.map(_._1).fold(false.B)(_ || _) && SrcType.isXp(entryReg.status.srcStatus(i).srcType)
1254c2a845dSsinsanction      val enqDelay1WakeupRCIdx = Mux1H(enqDelay1WakeupSrcExuWriteRC.map(_._1), enqDelay1WakeupSrcExuWriteRC.map(_._2.bits.rcDest.get))
1264c2a845dSsinsanction      val enqDelay1ReplaceRC   = enqDelay1WakeupSrcExuWriteRC.map(x => x._2.bits.rfWen && x._2.bits.rcDest.get === entryReg.status.srcStatus(i).regCacheIdx.get).fold(false.B)(_ || _)
1274c2a845dSsinsanction
1284c2a845dSsinsanction      enqDelayUseRegCache.get(i)            := MuxCase(entryReg.status.srcStatus(i).useRegCache.get, Seq(
1294c2a845dSsinsanction                                                  enqDelayOut1.srcCancelByLoad(i)  -> false.B,
1304c2a845dSsinsanction                                                  enqDelay1WakeupRC                -> true.B,
1314c2a845dSsinsanction                                                  enqDelay1ReplaceRC               -> false.B,
1324c2a845dSsinsanction                                               ))
1334c2a845dSsinsanction      enqDelayRegCacheIdx.get(i)            := Mux(enqDelay1WakeupRC, enqDelay1WakeupRCIdx, entryReg.status.srcStatus(i).regCacheIdx.get)
1344c2a845dSsinsanction    }
135aa2b5219Ssinsanction  }
1364fa640e4Ssinsanction
1374fa640e4Ssinsanction  // current status
138aa2b5219Ssinsanction  currentStatus                             := entryReg.status
139aa2b5219Ssinsanction  when (enqDelayValidReg) {
140aa2bcc31SzhanglyGit    currentStatus.srcStatus.zipWithIndex.foreach { case (srcStatus, srcIdx) =>
141aa2bcc31SzhanglyGit      srcStatus.srcState                    := enqDelaySrcState(srcIdx)
142aa2bcc31SzhanglyGit      srcStatus.dataSources                 := enqDelayDataSources(srcIdx)
143eea4a3caSzhanglyGit      srcStatus.srcLoadDependency           := enqDelaySrcLoadDependency(srcIdx)
1444c2a845dSsinsanction      srcStatus.useRegCache.foreach(_       := enqDelayUseRegCache.get(srcIdx))
1454c2a845dSsinsanction      srcStatus.regCacheIdx.foreach(_       := enqDelayRegCacheIdx.get(srcIdx))
146aa2bcc31SzhanglyGit    }
147aa2b5219Ssinsanction  }
148aa2b5219Ssinsanction
149acf41503Ssinsanction  if (params.hasIQWakeUp) {
150aa2bcc31SzhanglyGit    currentStatus.srcStatus.map(_.srcWakeUpL1ExuOH.get).zip(entryReg.status.srcStatus.map(_.srcWakeUpL1ExuOH.get)).zip(enqDelaySrcWakeUpL1ExuOH.get).foreach {
151acf41503Ssinsanction      case ((currExuOH, regExuOH), enqDelayExuOH) =>
152acf41503Ssinsanction        currExuOH := 0.U.asTypeOf(currExuOH)
153acf41503Ssinsanction        params.wakeUpSourceExuIdx.foreach(x => currExuOH(x) := Mux(enqDelayValidReg, enqDelayExuOH(x), regExuOH(x)))
154acf41503Ssinsanction    }
155acf41503Ssinsanction  }
156acf41503Ssinsanction
157aa2bcc31SzhanglyGit  EntryRegCommonConnect(common, hasWakeupIQ, validReg, entryUpdate, entryReg, currentStatus, io.commonIn, true)
158e08589a5Ssinsanction
159397c0f33Ssinsanction  //output
160df26db8aSsinsanction  CommonOutConnect(io.commonOut, common, hasWakeupIQ, validReg, entryUpdate, entryReg, currentStatus, io.commonIn, true, isComp)
1615db4956bSzhanglyGit}
1625db4956bSzhanglyGit
163e07131b2Ssinsanctionclass EnqEntryVecMem(isComp: Boolean)(implicit p: Parameters, params: IssueBlockParams) extends EnqEntry(isComp)
1642d270511Ssinsanction  with HasCircularQueuePtrHelper {
1652d270511Ssinsanction
166e07131b2Ssinsanction  require(params.isVecMemIQ, "EnqEntryVecMem can only be instance of VecMem IQ")
1672d270511Ssinsanction
168e07131b2Ssinsanction  EntryVecMemConnect(io.commonIn, common, validReg, entryReg, entryRegNext, entryUpdate)
1692d270511Ssinsanction}
1702d270511Ssinsanction
1715db4956bSzhanglyGitobject EnqEntry {
172df26db8aSsinsanction  def apply(isComp: Boolean)(implicit p: Parameters, iqParams: IssueBlockParams): EnqEntry = {
1735db4956bSzhanglyGit    iqParams.schdType match {
174df26db8aSsinsanction      case IntScheduler() => new EnqEntry(isComp)
17560f0c5aeSxiaofeibao      case FpScheduler()  => new EnqEntry(isComp)
1765db4956bSzhanglyGit      case MemScheduler() =>
177e07131b2Ssinsanction        if (iqParams.isVecMemIQ) new EnqEntryVecMem(isComp)
178df26db8aSsinsanction        else new EnqEntry(isComp)
179df26db8aSsinsanction      case VfScheduler() => new EnqEntry(isComp)
1805db4956bSzhanglyGit      case _ => null
1815db4956bSzhanglyGit    }
1825db4956bSzhanglyGit  }
1835db4956bSzhanglyGit}