1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.issue 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import utils._ 24import xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD, Imm_U} 25import xiangshan.backend.exu.ExuConfig 26 27class DataArrayReadIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle { 28 val addr = Input(UInt(numEntries.W)) 29 val data = Vec(numSrc, Output(UInt(dataBits.W))) 30 31} 32 33class DataArrayWriteIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle { 34 val enable = Input(Bool()) 35 val mask = Vec(numSrc, Input(Bool())) 36 val addr = Input(UInt(numEntries.W)) 37 val data = Vec(numSrc, Input(UInt(dataBits.W))) 38 39} 40 41class DataArrayMultiWriteIO(numEntries: Int, numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSBundle { 42 val enable = Input(Bool()) 43 val addr = Vec(numSrc, Input(UInt(numEntries.W))) 44 val data = Input(UInt(dataBits.W)) 45 46} 47 48class DataArrayIO(params: RSParams)(implicit p: Parameters) extends XSBundle { 49 val read = Vec(params.numDeq + 1, new DataArrayReadIO(params.numEntries, params.numSrc, params.dataBits)) 50 val write = Vec(params.numEnq, new DataArrayWriteIO(params.numEntries, params.numSrc, params.dataBits)) 51 val multiWrite = Vec(params.numWakeup, new DataArrayMultiWriteIO(params.numEntries, params.numSrc, params.dataBits)) 52 val delayedWrite = if (params.delayedRf) Vec(params.numEnq, Flipped(ValidIO(UInt(params.dataBits.W)))) else null 53 val partialWrite = if (params.hasMidState) Vec(params.numDeq, new DataArrayWriteIO(params.numEntries, params.numSrc - 1, params.dataBits)) else null 54 55} 56 57class DataArray(params: RSParams)(implicit p: Parameters) extends XSModule { 58 val io = IO(new DataArrayIO(params)) 59 60 for (i <- 0 until params.numSrc) { 61 // delayed by more one cycle for delayed write ports 62 val delayedWen = if (params.delayedRf) RegNext(VecInit(io.delayedWrite.map(_.valid))) else Seq() 63 val delayedWaddr = if (params.delayedRf) RegNext(RegNext(VecInit(io.write.map(_.addr)))) else Seq() 64 val delayedWdata = if (params.delayedRf) io.delayedWrite.map(_.bits) else Seq() 65 66 val partialWen = if (i < 2 && params.hasMidState) io.partialWrite.map(_.enable) else Seq() 67 val partialWaddr = if (i < 2 && params.hasMidState) io.partialWrite.map(_.addr) else Seq() 68 val partialWdata = if (i < 2 && params.hasMidState) io.partialWrite.map(_.data(i)) else Seq() 69 70 val wen = io.write.map(w => w.enable && w.mask(i)) ++ io.multiWrite.map(_.enable) ++ delayedWen ++ partialWen 71 val waddr = io.write.map(_.addr) ++ io.multiWrite.map(_.addr(i)) ++ delayedWaddr ++ partialWaddr 72 val wdata = io.write.map(_.data(i)) ++ io.multiWrite.map(_.data) ++ delayedWdata ++ partialWdata 73 74 val dataModule = Module(new SyncRawDataModuleTemplate(UInt(params.dataBits.W), params.numEntries, io.read.length, wen.length)) 75 dataModule.io.rvec := VecInit(io.read.map(_.addr)) 76 io.read.map(_.data(i)).zip(dataModule.io.rdata).foreach{ case (d, r) => d := r } 77 dataModule.io.wen := wen 78 dataModule.io.wvec := waddr 79 dataModule.io.wdata := wdata 80 for (i <- 0 until params.numEntries) { 81 val w = VecInit(wen.indices.map(j => dataModule.io.wen(j) && dataModule.io.wvec(j)(i))) 82 assert(RegNext(PopCount(w) <= 1.U)) 83 when(PopCount(w) > 1.U) { 84 XSDebug("ERROR: RS DataArray write overlap!\n") 85 } 86 } 87 } 88 89} 90 91class ImmExtractor(numSrc: Int, dataBits: Int)(implicit p: Parameters) extends XSModule { 92 val io = IO(new Bundle { 93 val uop = Input(new MicroOp) 94 val data_in = Vec(numSrc, Input(UInt(dataBits.W))) 95 val data_out = Vec(numSrc, Output(UInt(dataBits.W))) 96 }) 97 io.data_out := io.data_in 98} 99 100class JumpImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) { 101 val jump_pc = IO(Input(UInt(VAddrBits.W))) 102 val jalr_target = IO(Input(UInt(VAddrBits.W))) 103 104 when (SrcType.isPc(io.uop.ctrl.srcType(0))) { 105 io.data_out(0) := SignExt(jump_pc, XLEN) 106 } 107 // when src1 is reg (like sfence's asid) do not let data_out(1) be the jarl_target 108 when (!SrcType.isReg(io.uop.ctrl.srcType(1))) { 109 io.data_out(1) := jalr_target 110 } 111} 112 113class AluImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) { 114 when (SrcType.isImm(io.uop.ctrl.srcType(1))) { 115 val imm32 = Mux(io.uop.ctrl.selImm === SelImm.IMM_U, 116 ImmUnion.U.toImm32(io.uop.ctrl.imm), 117 ImmUnion.I.toImm32(io.uop.ctrl.imm) 118 ) 119 io.data_out(1) := SignExt(imm32, XLEN) 120 } 121} 122 123class MduImmExtractor(implicit p: Parameters) extends ImmExtractor(2, 64) { 124 when (SrcType.isImm(io.uop.ctrl.srcType(1))) { 125 val imm32 = ImmUnion.I.toImm32(io.uop.ctrl.imm) 126 io.data_out(1) := SignExt(imm32, XLEN) 127 } 128} 129 130class LoadImmExtractor(implicit p: Parameters) extends ImmExtractor(1, 64) { 131 when (SrcType.isImm(io.uop.ctrl.srcType(0))) { 132 io.data_out(0) := SignExt(Imm_LUI_LOAD().getLuiImm(io.uop), XLEN) 133 } 134} 135 136object ImmExtractor { 137 def apply(params: RSParams, uop: MicroOp, data_in: Vec[UInt], pc: Option[UInt], target: Option[UInt]) 138 (implicit p: Parameters): Vec[UInt] = { 139 val immExt = if (params.isJump) { 140 val ext = Module(new JumpImmExtractor) 141 ext.jump_pc := pc.get 142 ext.jalr_target := target.get 143 ext 144 } 145 else if (params.isAlu) { Module(new AluImmExtractor) } 146 else if (params.isMul) { Module(new MduImmExtractor) } 147 else if (params.isLoad) { Module(new LoadImmExtractor) } 148 else { Module(new ImmExtractor(params.numSrc, params.dataBits)) } 149 immExt.io.uop := uop 150 immExt.io.data_in := data_in 151 immExt.io.data_out 152 } 153} 154