1package xiangshan.backend.fu.wrapper 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import utility.XSError 7import xiangshan.backend.fu.FuConfig 8import xiangshan.backend.fu.vector.Bundles.VSew 9import xiangshan.backend.fu.fpu.FpNonPipedFuncUnit 10import xiangshan.backend.rob.RobPtr 11import yunsuan.VfpuType 12import yunsuan.fpu.FloatDivider 13 14class FDivSqrt(cfg: FuConfig)(implicit p: Parameters) extends FpNonPipedFuncUnit(cfg) { 15 XSError(io.in.valid && io.in.bits.ctrl.fuOpType === VfpuType.dummy, "fdiv OpType not supported") 16 17 // io alias 18 private val opcode = fuOpType(0) 19 private val src0 = inData.src(0) 20 private val src1 = inData.src(1) 21 22 // modules 23 private val fdiv = Module(new FloatDivider) 24 25 val fp_aIsFpCanonicalNAN = fp_fmt === VSew.e32 && !src0.head(32).andR || 26 fp_fmt === VSew.e16 && !src0.head(48).andR 27 val fp_bIsFpCanonicalNAN = fp_fmt === VSew.e32 && !src1.head(32).andR || 28 fp_fmt === VSew.e16 && !src1.head(48).andR 29 30 val thisRobIdx = Wire(new RobPtr) 31 when(io.in.ready){ 32 thisRobIdx := io.in.bits.ctrl.robIdx 33 }.otherwise{ 34 thisRobIdx := outCtrl.robIdx 35 } 36 37 fdiv.io.start_valid_i := io.in.valid 38 fdiv.io.finish_ready_i := io.out.ready & io.out.valid 39 fdiv.io.flush_i := thisRobIdx.needFlush(io.flush) 40 fdiv.io.fp_format_i := fp_fmt 41 fdiv.io.opa_i := src0 42 fdiv.io.opb_i := src1 43 fdiv.io.is_sqrt_i := opcode 44 fdiv.io.rm_i := rm 45 fdiv.io.fp_aIsFpCanonicalNAN := fp_aIsFpCanonicalNAN 46 fdiv.io.fp_bIsFpCanonicalNAN := fp_bIsFpCanonicalNAN 47 48 private val resultData = Mux1H( 49 Seq( 50 (outCtrl.fpu.get.fmt === VSew.e16) -> Cat(Fill(48, 1.U), fdiv.io.fpdiv_res_o(15, 0)), 51 (outCtrl.fpu.get.fmt === VSew.e32) -> Cat(Fill(32, 1.U), fdiv.io.fpdiv_res_o(31, 0)), 52 (outCtrl.fpu.get.fmt === VSew.e64) -> fdiv.io.fpdiv_res_o 53 ) 54 ) 55 private val fflagsData = fdiv.io.fflags_o 56 57 io.in.ready := fdiv.io.start_ready_o 58 io.out.valid := fdiv.io.finish_valid_o 59 60 io.out.bits.res.fflags.get := fflagsData 61 io.out.bits.res.data := resultData 62} 63