xref: /XiangShan/src/main/scala/xiangshan/backend/fu/PMP.scala (revision 5b7ef044f8410da3ad97ddb6a93c37566891fa86)
1b6982e83SLemover/***************************************************************************************
2b6982e83SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3b6982e83SLemover* Copyright (c) 2020-2021 Peng Cheng Laboratory
4b6982e83SLemover*
5b6982e83SLemover* XiangShan is licensed under Mulan PSL v2.
6b6982e83SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7b6982e83SLemover* You may obtain a copy of Mulan PSL v2 at:
8b6982e83SLemover*          http://license.coscl.org.cn/MulanPSL2
9b6982e83SLemover*
10b6982e83SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11b6982e83SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12b6982e83SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13b6982e83SLemover*
14b6982e83SLemover* See the Mulan PSL v2 for more details.
15b6982e83SLemover***************************************************************************************/
16b6982e83SLemover
17a15116bdSLemover// See LICENSE.SiFive for license details.
18a15116bdSLemover
19b6982e83SLemoverpackage xiangshan.backend.fu
20b6982e83SLemover
21b6982e83SLemoverimport chipsalliance.rocketchip.config.Parameters
22b6982e83SLemoverimport chisel3._
23b6982e83SLemoverimport chisel3.internal.naming.chiselName
24b6982e83SLemoverimport chisel3.util._
25b6982e83SLemoverimport utils.MaskedRegMap.WritableMask
26b6982e83SLemoverimport xiangshan._
27b6982e83SLemoverimport xiangshan.backend.fu.util.HasCSRConst
28b6982e83SLemoverimport utils._
29b6982e83SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbExceptionBundle}
30b6982e83SLemover
3198c71602SJiawei Lintrait PMPConst extends HasPMParameters {
32b6982e83SLemover  val PMPOffBits = 2 // minimal 4bytes
33b6982e83SLemover  val CoarserGrain: Boolean = PlatformGrain > PMPOffBits
34b6982e83SLemover}
35b6982e83SLemover
3698c71602SJiawei Linabstract class PMPBundle(implicit val p: Parameters) extends Bundle with PMPConst
3798c71602SJiawei Linabstract class PMPModule(implicit val p: Parameters) extends Module with PMPConst
3898c71602SJiawei Linabstract class PMPXSModule(implicit p: Parameters) extends XSModule with PMPConst
39b6982e83SLemover
40b6982e83SLemover@chiselName
41b6982e83SLemoverclass PMPConfig(implicit p: Parameters) extends PMPBundle {
42b6982e83SLemover  val l = Bool()
43ca2f90a6SLemover  val c = Bool() // res(1), unuse in pmp
44ca2f90a6SLemover  val atomic = Bool() // res(0), unuse in pmp
45b6982e83SLemover  val a = UInt(2.W)
46b6982e83SLemover  val x = Bool()
47b6982e83SLemover  val w = Bool()
48b6982e83SLemover  val r = Bool()
49b6982e83SLemover
50ca2f90a6SLemover  def res: UInt = Cat(c, atomic) // in pmp, unused
51b6982e83SLemover  def off = a === 0.U
52b6982e83SLemover  def tor = a === 1.U
53b6982e83SLemover  def na4 = { if (CoarserGrain) false.B else a === 2.U }
54b6982e83SLemover  def napot = { if (CoarserGrain) a(1).asBool else a === 3.U }
55b6982e83SLemover  def off_tor = !a(1)
56b6982e83SLemover  def na4_napot = a(1)
57b6982e83SLemover
58b6982e83SLemover  def locked = l
59b6982e83SLemover  def addr_locked: Bool = locked
60b6982e83SLemover  def addr_locked(next: PMPConfig): Bool = locked || (next.locked && next.tor)
61ca2f90a6SLemover}
62b6982e83SLemover
6398c71602SJiawei Lintrait PMPReadWriteMethodBare extends PMPConst {
6498c71602SJiawei Lin  def match_mask(cfg: PMPConfig, paddr: UInt) = {
6598c71602SJiawei Lin    val match_mask_c_addr = Cat(paddr, cfg.a(0)) | (((1 << PlatformGrain) - 1) >> PMPOffBits).U((paddr.getWidth + 1).W)
6698c71602SJiawei Lin    Cat(match_mask_c_addr & ~(match_mask_c_addr + 1.U), ((1 << PMPOffBits) - 1).U(PMPOffBits.W))
67b6982e83SLemover  }
68b6982e83SLemover
69b6982e83SLemover    def write_cfg_vec(mask: Vec[UInt], addr: Vec[UInt], index: Int)(cfgs: UInt): UInt = {
70b6982e83SLemover    val cfgVec = Wire(Vec(cfgs.getWidth/8, new PMPConfig))
71b6982e83SLemover    for (i <- cfgVec.indices) {
72ca2f90a6SLemover      val cfg_w_m_tmp = cfgs((i+1)*8-1, i*8).asUInt.asTypeOf(new PMPConfig)
73ca2f90a6SLemover      cfgVec(i) := cfg_w_m_tmp
74ca2f90a6SLemover      cfgVec(i).w := cfg_w_m_tmp.w && cfg_w_m_tmp.r
75ca2f90a6SLemover      if (CoarserGrain) { cfgVec(i).a := Cat(cfg_w_m_tmp.a(1), cfg_w_m_tmp.a.orR) }
76b6982e83SLemover      when (cfgVec(i).na4_napot) {
7798c71602SJiawei Lin        mask(index + i) := match_mask(cfgVec(i), addr(index + i))
78b6982e83SLemover      }
79b6982e83SLemover    }
80b6982e83SLemover    cfgVec.asUInt
81b6982e83SLemover  }
82b6982e83SLemover
83b6982e83SLemover  def read_addr(cfg: PMPConfig)(addr: UInt): UInt = {
84b6982e83SLemover    val G = PlatformGrain - PMPOffBits
85b6982e83SLemover    require(G >= 0)
86b6982e83SLemover    if (G == 0) {
87b6982e83SLemover      addr
88b6982e83SLemover    } else if (G >= 2) {
89b6982e83SLemover      Mux(cfg.na4_napot, set_low_bits(addr, G-1), clear_low_bits(addr, G))
90b6982e83SLemover    } else { // G is 1
91b6982e83SLemover      Mux(cfg.off_tor, clear_low_bits(addr, G), addr)
92b6982e83SLemover    }
93b6982e83SLemover  }
9498c71602SJiawei Lin
9598c71602SJiawei Lin  def write_addr(next: PMPConfig, mask: UInt)(paddr: UInt, cfg: PMPConfig, addr: UInt): UInt = {
9698c71602SJiawei Lin    val locked = cfg.addr_locked(next)
9798c71602SJiawei Lin    mask := Mux(!locked, match_mask(cfg, paddr), mask)
9898c71602SJiawei Lin    Mux(!locked, paddr, addr)
99b6982e83SLemover  }
100b6982e83SLemover
101b6982e83SLemover  def set_low_bits(data: UInt, num: Int): UInt = {
102b6982e83SLemover    require(num >= 0)
103b6982e83SLemover    data | ((1 << num)-1).U
104b6982e83SLemover  }
105b6982e83SLemover
106b6982e83SLemover  /** mask the data's low num bits (lsb) */
107b6982e83SLemover  def clear_low_bits(data: UInt, num: Int): UInt = {
108b6982e83SLemover    require(num >= 0)
109b6982e83SLemover    // use Cat instead of & with mask to avoid "Signal Width" problem
110b6982e83SLemover    if (num == 0) { data }
111b6982e83SLemover    else { Cat(data(data.getWidth-1, num), 0.U(num.W)) }
112b6982e83SLemover  }
113ca2f90a6SLemover}
114ca2f90a6SLemover
11598c71602SJiawei Lintrait PMPReadWriteMethod extends PMPReadWriteMethodBare  { this: PMPBase =>
11698c71602SJiawei Lin  def write_cfg_vec(cfgs: UInt): UInt = {
11798c71602SJiawei Lin    val cfgVec = Wire(Vec(cfgs.getWidth/8, new PMPConfig))
11898c71602SJiawei Lin    for (i <- cfgVec.indices) {
11998c71602SJiawei Lin      val cfg_w_tmp = cfgs((i+1)*8-1, i*8).asUInt.asTypeOf(new PMPConfig)
12098c71602SJiawei Lin      cfgVec(i) := cfg_w_tmp
12198c71602SJiawei Lin      cfgVec(i).w := cfg_w_tmp.w && cfg_w_tmp.r
12298c71602SJiawei Lin      if (CoarserGrain) { cfgVec(i).a := Cat(cfg_w_tmp.a(1), cfg_w_tmp.a.orR) }
12398c71602SJiawei Lin    }
12498c71602SJiawei Lin    cfgVec.asUInt
12598c71602SJiawei Lin  }
12698c71602SJiawei Lin
12798c71602SJiawei Lin  /** In general, the PMP grain is 2**{G+2} bytes. when G >= 1, na4 is not selectable.
12898c71602SJiawei Lin   * When G >= 2 and cfg.a(1) is set(then the mode is napot), the bits addr(G-2, 0) read as zeros.
12998c71602SJiawei Lin   * When G >= 1 and cfg.a(1) is clear(the mode is off or tor), the addr(G-1, 0) read as zeros.
13098c71602SJiawei Lin   * The low OffBits is dropped
13198c71602SJiawei Lin   */
13298c71602SJiawei Lin  def read_addr(): UInt = {
13398c71602SJiawei Lin    read_addr(cfg)(addr)
13498c71602SJiawei Lin  }
13598c71602SJiawei Lin
13698c71602SJiawei Lin  /** addr for inside addr, drop OffBits with.
13798c71602SJiawei Lin   * compare_addr for inside addr for comparing.
13898c71602SJiawei Lin   * paddr for outside addr.
13998c71602SJiawei Lin   */
14098c71602SJiawei Lin  def write_addr(next: PMPConfig)(paddr: UInt): UInt = {
14198c71602SJiawei Lin    Mux(!cfg.addr_locked(next), paddr, addr)
14298c71602SJiawei Lin  }
14398c71602SJiawei Lin  def write_addr(paddr: UInt): UInt = {
14498c71602SJiawei Lin    Mux(!cfg.addr_locked, paddr, addr)
14598c71602SJiawei Lin  }
14698c71602SJiawei Lin}
14798c71602SJiawei Lin
148ca2f90a6SLemover/** PMPBase for CSR unit
149ca2f90a6SLemover  * with only read and write logic
150ca2f90a6SLemover  */
151ca2f90a6SLemover@chiselName
152ca2f90a6SLemoverclass PMPBase(implicit p: Parameters) extends PMPBundle with PMPReadWriteMethod {
153ca2f90a6SLemover  val cfg = new PMPConfig
15498c71602SJiawei Lin  val addr = UInt((PMPAddrBits - PMPOffBits).W)
155b6982e83SLemover
156b6982e83SLemover  def gen(cfg: PMPConfig, addr: UInt) = {
157b6982e83SLemover    require(addr.getWidth == this.addr.getWidth)
158b6982e83SLemover    this.cfg := cfg
159b6982e83SLemover    this.addr := addr
160b6982e83SLemover  }
161b6982e83SLemover}
162b6982e83SLemover
163ca2f90a6SLemovertrait PMPMatchMethod extends PMPConst { this: PMPEntry =>
164b6982e83SLemover  /** compare_addr is used to compare with input addr */
16598c71602SJiawei Lin  def compare_addr: UInt = ((addr << PMPOffBits) & ~(((1 << PlatformGrain) - 1).U(PMPAddrBits.W))).asUInt
166b6982e83SLemover
167b6982e83SLemover  /** size and maxSize are all log2 Size
16898c71602SJiawei Lin   * for dtlb, the maxSize is bPMXLEN which is 8
169b6982e83SLemover   * for itlb and ptw, the maxSize is log2(512) ?
170b6982e83SLemover   * but we may only need the 64 bytes? how to prevent the bugs?
17198c71602SJiawei Lin   * TODO: handle the special case that itlb & ptw & dcache access wider size than PMXLEN
172b6982e83SLemover   */
173b6982e83SLemover  def is_match(paddr: UInt, lgSize: UInt, lgMaxSize: Int, last_pmp: PMPEntry): Bool = {
174b6982e83SLemover    Mux(cfg.na4_napot, napotMatch(paddr, lgSize, lgMaxSize),
175b6982e83SLemover      Mux(cfg.tor, torMatch(paddr, lgSize, lgMaxSize, last_pmp), false.B))
176b6982e83SLemover  }
177b6982e83SLemover
178b6982e83SLemover  /** generate match mask to help match in napot mode */
17998c71602SJiawei Lin  def match_mask(paddr: UInt): UInt = {
18098c71602SJiawei Lin    match_mask(cfg, paddr)
181b6982e83SLemover  }
182b6982e83SLemover
183ca2f90a6SLemover  def boundMatch(paddr: UInt, lgSize: UInt, lgMaxSize: Int): Bool = {
184b6982e83SLemover    if (lgMaxSize <= PlatformGrain) {
185ca2f90a6SLemover      (paddr < compare_addr)
186b6982e83SLemover    } else {
187b6982e83SLemover      val highLess = (paddr >> lgMaxSize) < (compare_addr >> lgMaxSize)
188b6982e83SLemover      val highEqual = (paddr >> lgMaxSize) === (compare_addr >> lgMaxSize)
189b6982e83SLemover      val lowLess = (paddr(lgMaxSize-1, 0) | OneHot.UIntToOH1(lgSize, lgMaxSize))  < compare_addr(lgMaxSize-1, 0)
190b6982e83SLemover      highLess || (highEqual && lowLess)
191b6982e83SLemover    }
192b6982e83SLemover  }
193b6982e83SLemover
194ca2f90a6SLemover  def lowerBoundMatch(paddr: UInt, lgSize: UInt, lgMaxSize: Int): Bool = {
195b6982e83SLemover    !boundMatch(paddr, lgSize, lgMaxSize)
196b6982e83SLemover  }
197b6982e83SLemover
198b6982e83SLemover  def higherBoundMatch(paddr: UInt, lgMaxSize: Int) = {
199b6982e83SLemover    boundMatch(paddr, 0.U, lgMaxSize)
200b6982e83SLemover  }
201b6982e83SLemover
202ca2f90a6SLemover  def torMatch(paddr: UInt, lgSize: UInt, lgMaxSize: Int, last_pmp: PMPEntry): Bool = {
203b6982e83SLemover    last_pmp.lowerBoundMatch(paddr, lgSize, lgMaxSize) && higherBoundMatch(paddr, lgMaxSize)
204b6982e83SLemover  }
205b6982e83SLemover
206b6982e83SLemover  def unmaskEqual(a: UInt, b: UInt, m: UInt) = {
207b6982e83SLemover    (a & ~m) === (b & ~m)
208b6982e83SLemover  }
209b6982e83SLemover
210b6982e83SLemover  def napotMatch(paddr: UInt, lgSize: UInt, lgMaxSize: Int) = {
211b6982e83SLemover    if (lgMaxSize <= PlatformGrain) {
212b6982e83SLemover      unmaskEqual(paddr, compare_addr, mask)
213b6982e83SLemover    } else {
214b6982e83SLemover      val lowMask = mask | OneHot.UIntToOH1(lgSize, lgMaxSize)
215b6982e83SLemover      val highMatch = unmaskEqual(paddr >> lgMaxSize, compare_addr >> lgMaxSize, mask >> lgMaxSize)
216b6982e83SLemover      val lowMatch = unmaskEqual(paddr(lgMaxSize-1, 0), compare_addr(lgMaxSize-1, 0), lowMask(lgMaxSize-1, 0))
217b6982e83SLemover      highMatch && lowMatch
218b6982e83SLemover    }
219b6982e83SLemover  }
220b6982e83SLemover
221b6982e83SLemover  def aligned(paddr: UInt, lgSize: UInt, lgMaxSize: Int, last: PMPEntry) = {
222b6982e83SLemover    if (lgMaxSize <= PlatformGrain) {
223b6982e83SLemover      true.B
224b6982e83SLemover    } else {
225b6982e83SLemover      val lowBitsMask = OneHot.UIntToOH1(lgSize, lgMaxSize)
226b6982e83SLemover      val lowerBound = ((paddr >> lgMaxSize) === (last.compare_addr >> lgMaxSize)) &&
227b6982e83SLemover        ((~paddr(lgMaxSize-1, 0) & last.compare_addr(lgMaxSize-1, 0)) =/= 0.U)
228b6982e83SLemover      val upperBound = ((paddr >> lgMaxSize) === (compare_addr >> lgMaxSize)) &&
229b6982e83SLemover        ((compare_addr(lgMaxSize-1, 0) & (paddr(lgMaxSize-1, 0) | lowBitsMask)) =/= 0.U)
230b6982e83SLemover      val torAligned = !(lowerBound || upperBound)
231b6982e83SLemover      val napotAligned = (lowBitsMask & ~mask(lgMaxSize-1, 0)) === 0.U
232b6982e83SLemover      Mux(cfg.na4_napot, napotAligned, torAligned)
233b6982e83SLemover    }
234b6982e83SLemover  }
235ca2f90a6SLemover}
236ca2f90a6SLemover
237ca2f90a6SLemover/** PMPEntry for outside pmp copies
238ca2f90a6SLemover  * with one more elements mask to help napot match
239ca2f90a6SLemover  * TODO: make mask an element, not an method, for timing opt
240ca2f90a6SLemover  */
241ca2f90a6SLemover@chiselName
242ca2f90a6SLemoverclass PMPEntry(implicit p: Parameters) extends PMPBase with PMPMatchMethod {
24398c71602SJiawei Lin  val mask = UInt(PMPAddrBits.W) // help to match in napot
244ca2f90a6SLemover
24598c71602SJiawei Lin  def write_addr(next: PMPConfig, mask: UInt)(paddr: UInt) = {
24698c71602SJiawei Lin    mask := Mux(!cfg.addr_locked(next), match_mask(paddr), mask)
24798c71602SJiawei Lin    Mux(!cfg.addr_locked(next), paddr, addr)
248ca2f90a6SLemover  }
249ca2f90a6SLemover
250ca2f90a6SLemover  def write_addr(mask: UInt)(paddr: UInt) = {
251ca2f90a6SLemover    mask := Mux(!cfg.addr_locked, match_mask(paddr), mask)
252ca2f90a6SLemover    Mux(!cfg.addr_locked, paddr, addr)
253ca2f90a6SLemover  }
254b6982e83SLemover
255b6982e83SLemover  def gen(cfg: PMPConfig, addr: UInt, mask: UInt) = {
256b6982e83SLemover    require(addr.getWidth == this.addr.getWidth)
257b6982e83SLemover    this.cfg := cfg
258b6982e83SLemover    this.addr := addr
259b6982e83SLemover    this.mask := mask
260b6982e83SLemover  }
261ca2f90a6SLemover}
262b6982e83SLemover
26398c71602SJiawei Lintrait PMPMethod extends PMPConst {
264ca2f90a6SLemover  def pmp_init() : (Vec[UInt], Vec[UInt], Vec[UInt])= {
26598c71602SJiawei Lin    val cfg = WireInit(0.U.asTypeOf(Vec(NumPMP/8, UInt(PMXLEN.W))))
26698c71602SJiawei Lin    val addr = Wire(Vec(NumPMP, UInt((PMPAddrBits-PMPOffBits).W)))
26798c71602SJiawei Lin    val mask = Wire(Vec(NumPMP, UInt(PMPAddrBits.W)))
268ca2f90a6SLemover    addr := DontCare
269ca2f90a6SLemover    mask := DontCare
270ca2f90a6SLemover    (cfg, addr, mask)
271ca2f90a6SLemover  }
272ca2f90a6SLemover
273ca2f90a6SLemover  def pmp_gen_mapping
274ca2f90a6SLemover  (
275ca2f90a6SLemover    init: () => (Vec[UInt], Vec[UInt], Vec[UInt]),
276ca2f90a6SLemover    num: Int = 16,
277ca2f90a6SLemover    cfgBase: Int,
278ca2f90a6SLemover    addrBase: Int,
279ca2f90a6SLemover    entries: Vec[PMPEntry]
280ca2f90a6SLemover  ) = {
28198c71602SJiawei Lin    val pmpCfgPerCSR = PMXLEN / new PMPConfig().getWidth
28298c71602SJiawei Lin    def pmpCfgIndex(i: Int) = (PMXLEN / 32) * (i / pmpCfgPerCSR)
283ca2f90a6SLemover    val init_value = init()
284ca2f90a6SLemover    /** to fit MaskedRegMap's write, declare cfgs as Merged CSRs and split them into each pmp */
28598c71602SJiawei Lin    val cfgMerged = RegInit(init_value._1) //(Vec(num / pmpCfgPerCSR, UInt(PMXLEN.W))) // RegInit(VecInit(Seq.fill(num / pmpCfgPerCSR)(0.U(PMXLEN.W))))
286ca2f90a6SLemover    val cfgs = WireInit(cfgMerged).asTypeOf(Vec(num, new PMPConfig()))
28798c71602SJiawei Lin    val addr = RegInit(init_value._2) // (Vec(num, UInt((PMPAddrBits-PMPOffBits).W)))
28898c71602SJiawei Lin    val mask = RegInit(init_value._3) // (Vec(num, UInt(PMPAddrBits.W)))
289ca2f90a6SLemover
290ca2f90a6SLemover    for (i <- entries.indices) {
291ca2f90a6SLemover      entries(i).gen(cfgs(i), addr(i), mask(i))
292ca2f90a6SLemover    }
293ca2f90a6SLemover
294ca2f90a6SLemover    val cfg_mapping = (0 until num by pmpCfgPerCSR).map(i => {Map(
295ca2f90a6SLemover      MaskedRegMap(
296ca2f90a6SLemover        addr = cfgBase + pmpCfgIndex(i),
297ca2f90a6SLemover        reg = cfgMerged(i/pmpCfgPerCSR),
298ca2f90a6SLemover        wmask = WritableMask,
299ca2f90a6SLemover        wfn = new PMPBase().write_cfg_vec(mask, addr, i)
300ca2f90a6SLemover      ))
301ca2f90a6SLemover    }).fold(Map())((a, b) => a ++ b) // ugly code, hit me if u have better codes
302ca2f90a6SLemover
303ca2f90a6SLemover    val addr_mapping = (0 until num).map(i => {Map(
304ca2f90a6SLemover      MaskedRegMap(
305ca2f90a6SLemover        addr = addrBase + i,
306ca2f90a6SLemover        reg = addr(i),
307ca2f90a6SLemover        wmask = WritableMask,
30898c71602SJiawei Lin        wfn = { if (i != num-1) entries(i).write_addr(entries(i+1).cfg, mask(i)) else entries(i).write_addr(mask(i)) },
309ca2f90a6SLemover        rmask = WritableMask,
310ca2f90a6SLemover        rfn = new PMPBase().read_addr(entries(i).cfg)
311ca2f90a6SLemover      ))
312ca2f90a6SLemover    }).fold(Map())((a, b) => a ++ b) // ugly code, hit me if u have better codes.
313ca2f90a6SLemover
314ca2f90a6SLemover    cfg_mapping ++ addr_mapping
315b6982e83SLemover  }
316b6982e83SLemover}
317b6982e83SLemover
318b6982e83SLemover@chiselName
31998c71602SJiawei Linclass PMP(implicit p: Parameters) extends PMPXSModule with HasXSParameter with PMPMethod with PMAMethod with HasCSRConst {
320b6982e83SLemover  val io = IO(new Bundle {
321b6982e83SLemover    val distribute_csr = Flipped(new DistributedCSRIO())
322b6982e83SLemover    val pmp = Output(Vec(NumPMP, new PMPEntry()))
323ca2f90a6SLemover    val pma = Output(Vec(NumPMA, new PMPEntry()))
324b6982e83SLemover  })
325b6982e83SLemover
326b6982e83SLemover  val w = io.distribute_csr.w
327b6982e83SLemover
328b6982e83SLemover  val pmp = Wire(Vec(NumPMP, new PMPEntry()))
329ca2f90a6SLemover  val pma = Wire(Vec(NumPMA, new PMPEntry()))
330b6982e83SLemover
331ca2f90a6SLemover  val pmpMapping = pmp_gen_mapping(pmp_init, NumPMP, PmpcfgBase, PmpaddrBase, pmp)
332ca2f90a6SLemover  val pmaMapping = pmp_gen_mapping(pma_init, NumPMA, PmacfgBase, PmaaddrBase, pma)
333ca2f90a6SLemover  val mapping = pmpMapping ++ pmaMapping
334b6982e83SLemover
33598c71602SJiawei Lin  val rdata = Wire(UInt(PMXLEN.W))
336ca2f90a6SLemover  MaskedRegMap.generate(mapping, w.bits.addr, rdata, w.valid, w.bits.data)
337b6982e83SLemover
338b6982e83SLemover  io.pmp := pmp
339ca2f90a6SLemover  io.pma := pma
340b6982e83SLemover}
341b6982e83SLemover
342b6982e83SLemoverclass PMPReqBundle(lgMaxSize: Int = 3)(implicit p: Parameters) extends PMPBundle {
34398c71602SJiawei Lin  val addr = Output(UInt(PMPAddrBits.W))
344b6982e83SLemover  val size = Output(UInt(log2Ceil(lgMaxSize+1).W))
345b6982e83SLemover  val cmd = Output(TlbCmd())
346b6982e83SLemover
34798c71602SJiawei Lin  def apply(addr: UInt, size: UInt, cmd: UInt) {
34898c71602SJiawei Lin    this.addr := addr
34998c71602SJiawei Lin    this.size := size
35098c71602SJiawei Lin    this.cmd := cmd
35198c71602SJiawei Lin  }
35298c71602SJiawei Lin
35398c71602SJiawei Lin  def apply(addr: UInt) { // req minimal permission and req align size
35498c71602SJiawei Lin    apply(addr, lgMaxSize.U, TlbCmd.read)
35598c71602SJiawei Lin  }
35698c71602SJiawei Lin
357b6982e83SLemover  override def cloneType = (new PMPReqBundle(lgMaxSize)).asInstanceOf[this.type]
358b6982e83SLemover}
359b6982e83SLemover
36098c71602SJiawei Linclass PMPRespBundle(implicit p: Parameters) extends PMPBundle {
36198c71602SJiawei Lin  val ld = Output(Bool())
36298c71602SJiawei Lin  val st = Output(Bool())
36398c71602SJiawei Lin  val instr = Output(Bool())
364ca2f90a6SLemover  val mmio = Output(Bool())
365b6982e83SLemover
366ca2f90a6SLemover  def |(resp: PMPRespBundle): PMPRespBundle = {
367ca2f90a6SLemover    val res = Wire(new PMPRespBundle())
368ca2f90a6SLemover    res.ld := this.ld || resp.ld
369ca2f90a6SLemover    res.st := this.st || resp.st
370ca2f90a6SLemover    res.instr := this.instr || resp.instr
371ca2f90a6SLemover    res.mmio := this.mmio || resp.mmio
372ca2f90a6SLemover    res
373ca2f90a6SLemover  }
374ca2f90a6SLemover}
375b6982e83SLemover
37698c71602SJiawei Lintrait PMPCheckMethod extends PMPConst {
37798c71602SJiawei Lin  def pmp_check(cmd: UInt, cfg: PMPConfig) = {
378ca2f90a6SLemover    val resp = Wire(new PMPRespBundle)
379ca2f90a6SLemover    resp.ld := TlbCmd.isRead(cmd) && !TlbCmd.isAtom(cmd) && !cfg.r
380ca2f90a6SLemover    resp.st := (TlbCmd.isWrite(cmd) || TlbCmd.isAtom(cmd)) && !cfg.w
381ca2f90a6SLemover    resp.instr := TlbCmd.isExec(cmd) && !cfg.x
382ca2f90a6SLemover    resp.mmio := false.B
383ca2f90a6SLemover    resp
384ca2f90a6SLemover  }
385b6982e83SLemover
3865cf62c1aSLemover  def pmp_match_res(leaveHitMux: Boolean = false, valid: Bool = true.B)(
3875cf62c1aSLemover    addr: UInt,
3885cf62c1aSLemover    size: UInt,
3895cf62c1aSLemover    pmpEntries: Vec[PMPEntry],
3905cf62c1aSLemover    mode: UInt,
3915cf62c1aSLemover    lgMaxSize: Int
3925cf62c1aSLemover  ) = {
393ca2f90a6SLemover    val num = pmpEntries.size
394ca2f90a6SLemover    require(num == NumPMP)
395ca2f90a6SLemover
39698c71602SJiawei Lin    val passThrough = if (pmpEntries.isEmpty) true.B else (mode > 1.U)
397a15116bdSLemover    val pmpDefault = WireInit(0.U.asTypeOf(new PMPEntry()))
398a15116bdSLemover    pmpDefault.cfg.r := passThrough
399a15116bdSLemover    pmpDefault.cfg.w := passThrough
400a15116bdSLemover    pmpDefault.cfg.x := passThrough
401b6982e83SLemover
402a15116bdSLemover    val match_vec = Wire(Vec(num+1, Bool()))
403a15116bdSLemover    val cfg_vec = Wire(Vec(num+1, new PMPEntry()))
404a15116bdSLemover
405a15116bdSLemover    pmpEntries.zip(pmpDefault +: pmpEntries.take(num-1)).zipWithIndex.foreach{ case ((pmp, last_pmp), i) =>
406ca2f90a6SLemover      val is_match = pmp.is_match(addr, size, lgMaxSize, last_pmp)
407b6982e83SLemover      val ignore = passThrough && !pmp.cfg.l
408ca2f90a6SLemover      val aligned = pmp.aligned(addr, size, lgMaxSize, last_pmp)
409b6982e83SLemover
410b6982e83SLemover      val cur = WireInit(pmp)
411b6982e83SLemover      cur.cfg.r := aligned && (pmp.cfg.r || ignore)
412b6982e83SLemover      cur.cfg.w := aligned && (pmp.cfg.w || ignore)
413b6982e83SLemover      cur.cfg.x := aligned && (pmp.cfg.x || ignore)
414b6982e83SLemover
415a15116bdSLemover//      Mux(is_match, cur, prev)
416a15116bdSLemover      match_vec(i) := is_match
417a15116bdSLemover      cfg_vec(i) := cur
418b6982e83SLemover    }
419a15116bdSLemover
420a15116bdSLemover    // default value
421a15116bdSLemover    match_vec(num) := true.B
422a15116bdSLemover    cfg_vec(num) := pmpDefault
423a15116bdSLemover
4245cf62c1aSLemover    if (leaveHitMux) {
4255cf62c1aSLemover      ParallelPriorityMux(match_vec.map(RegEnable(_, init = false.B, valid)), RegEnable(cfg_vec, valid))
4265cf62c1aSLemover    } else {
427a15116bdSLemover      ParallelPriorityMux(match_vec, cfg_vec)
428ca2f90a6SLemover    }
429ca2f90a6SLemover  }
4305cf62c1aSLemover}
431b6982e83SLemover
43298c71602SJiawei Linclass PMPCheckerEnv(implicit p: Parameters) extends PMPBundle {
43398c71602SJiawei Lin  val mode = UInt(2.W)
43498c71602SJiawei Lin  val pmp = Vec(NumPMP, new PMPEntry())
43598c71602SJiawei Lin  val pma = Vec(NumPMA, new PMPEntry())
43698c71602SJiawei Lin
43798c71602SJiawei Lin  def apply(mode: UInt, pmp: Vec[PMPEntry], pma: Vec[PMPEntry]): Unit = {
43898c71602SJiawei Lin    this.mode := mode
43998c71602SJiawei Lin    this.pmp := pmp
44098c71602SJiawei Lin    this.pma := pma
44198c71602SJiawei Lin  }
44298c71602SJiawei Lin}
44398c71602SJiawei Lin
44498c71602SJiawei Linclass PMPCheckIO(lgMaxSize: Int)(implicit p: Parameters) extends PMPBundle {
44598c71602SJiawei Lin  val check_env = Input(new PMPCheckerEnv())
44698c71602SJiawei Lin  val req = Flipped(Valid(new PMPReqBundle(lgMaxSize))) // usage: assign the valid to fire signal
44798c71602SJiawei Lin  val resp = new PMPRespBundle()
44898c71602SJiawei Lin
44998c71602SJiawei Lin  def apply(mode: UInt, pmp: Vec[PMPEntry], pma: Vec[PMPEntry], req: Valid[PMPReqBundle]) = {
45098c71602SJiawei Lin    check_env.apply(mode, pmp, pma)
45198c71602SJiawei Lin    this.req := req
45298c71602SJiawei Lin    resp
45398c71602SJiawei Lin  }
45498c71602SJiawei Lin
45598c71602SJiawei Lin  def req_apply(valid: Bool, addr: UInt): Unit = {
45698c71602SJiawei Lin    this.req.valid := valid
45798c71602SJiawei Lin    this.req.bits.apply(addr)
45898c71602SJiawei Lin  }
45998c71602SJiawei Lin
46098c71602SJiawei Lin  def apply(mode: UInt, pmp: Vec[PMPEntry], pma: Vec[PMPEntry], valid: Bool, addr: UInt) = {
46198c71602SJiawei Lin    check_env.apply(mode, pmp, pma)
46298c71602SJiawei Lin    req_apply(valid, addr)
46398c71602SJiawei Lin    resp
46498c71602SJiawei Lin  }
46598c71602SJiawei Lin  override def cloneType: this.type = (new PMPCheckIO(lgMaxSize)).asInstanceOf[this.type]
46698c71602SJiawei Lin}
46798c71602SJiawei Lin
468*5b7ef044SLemoverclass PMPCheckv2IO(lgMaxSize: Int)(implicit p: Parameters) extends PMPBundle {
469*5b7ef044SLemover  val check_env = Input(new PMPCheckerEnv())
470*5b7ef044SLemover  val req = Flipped(Valid(new PMPReqBundle(lgMaxSize))) // usage: assign the valid to fire signal
471*5b7ef044SLemover  val resp = Output(new PMPConfig())
472*5b7ef044SLemover
473*5b7ef044SLemover  def apply(mode: UInt, pmp: Vec[PMPEntry], pma: Vec[PMPEntry], req: Valid[PMPReqBundle]) = {
474*5b7ef044SLemover    check_env.apply(mode, pmp, pma)
475*5b7ef044SLemover    this.req := req
476*5b7ef044SLemover    resp
477*5b7ef044SLemover  }
478*5b7ef044SLemover
479*5b7ef044SLemover  def req_apply(valid: Bool, addr: UInt): Unit = {
480*5b7ef044SLemover    this.req.valid := valid
481*5b7ef044SLemover    this.req.bits.apply(addr)
482*5b7ef044SLemover  }
483*5b7ef044SLemover
484*5b7ef044SLemover  def apply(mode: UInt, pmp: Vec[PMPEntry], pma: Vec[PMPEntry], valid: Bool, addr: UInt) = {
485*5b7ef044SLemover    check_env.apply(mode, pmp, pma)
486*5b7ef044SLemover    req_apply(valid, addr)
487*5b7ef044SLemover    resp
488*5b7ef044SLemover  }
489*5b7ef044SLemover  override def cloneType: this.type = (new PMPCheckv2IO(lgMaxSize)).asInstanceOf[this.type]
490*5b7ef044SLemover}
491*5b7ef044SLemover
492ca2f90a6SLemover@chiselName
493ca2f90a6SLemoverclass PMPChecker
494ca2f90a6SLemover(
495ca2f90a6SLemover  lgMaxSize: Int = 3,
4965cf62c1aSLemover  sameCycle: Boolean = false,
49798c71602SJiawei Lin  leaveHitMux: Boolean = false,
49898c71602SJiawei Lin  pmpUsed: Boolean = true
49998c71602SJiawei Lin)(implicit p: Parameters) extends PMPModule
500ca2f90a6SLemover  with PMPCheckMethod
501ca2f90a6SLemover  with PMACheckMethod
502ca2f90a6SLemover{
5035cf62c1aSLemover  require(!(leaveHitMux && sameCycle))
50498c71602SJiawei Lin  val io = IO(new PMPCheckIO(lgMaxSize))
505ca2f90a6SLemover
506ca2f90a6SLemover  val req = io.req.bits
507ca2f90a6SLemover
50898c71602SJiawei Lin  val res_pmp = pmp_match_res(leaveHitMux, io.req.valid)(req.addr, req.size, io.check_env.pmp, io.check_env.mode, lgMaxSize)
50998c71602SJiawei Lin  val res_pma = pma_match_res(leaveHitMux, io.req.valid)(req.addr, req.size, io.check_env.pma, io.check_env.mode, lgMaxSize)
510ca2f90a6SLemover
511ca2f90a6SLemover  val resp_pmp = pmp_check(req.cmd, res_pmp.cfg)
512ca2f90a6SLemover  val resp_pma = pma_check(req.cmd, res_pma.cfg)
51398c71602SJiawei Lin  val resp = if (pmpUsed) (resp_pmp | resp_pma) else resp_pma
514ca2f90a6SLemover
5155cf62c1aSLemover  if (sameCycle || leaveHitMux) {
516ca2f90a6SLemover    io.resp := resp
517b6982e83SLemover  } else {
518ca2f90a6SLemover    io.resp := RegEnable(resp, io.req.valid)
519b6982e83SLemover  }
520b6982e83SLemover}
521*5b7ef044SLemover
522*5b7ef044SLemover/* get config with check */
523*5b7ef044SLemover@chiselName
524*5b7ef044SLemoverclass PMPCheckerv2
525*5b7ef044SLemover(
526*5b7ef044SLemover  lgMaxSize: Int = 3,
527*5b7ef044SLemover  sameCycle: Boolean = false,
528*5b7ef044SLemover  leaveHitMux: Boolean = false
529*5b7ef044SLemover)(implicit p: Parameters) extends PMPModule
530*5b7ef044SLemover  with PMPCheckMethod
531*5b7ef044SLemover  with PMACheckMethod
532*5b7ef044SLemover{
533*5b7ef044SLemover  require(!(leaveHitMux && sameCycle))
534*5b7ef044SLemover  val io = IO(new PMPCheckv2IO(lgMaxSize))
535*5b7ef044SLemover
536*5b7ef044SLemover  val req = io.req.bits
537*5b7ef044SLemover
538*5b7ef044SLemover  val res_pmp = pmp_match_res(leaveHitMux, io.req.valid)(req.addr, req.size, io.check_env.pmp, io.check_env.mode, lgMaxSize)
539*5b7ef044SLemover  val res_pma = pma_match_res(leaveHitMux, io.req.valid)(req.addr, req.size, io.check_env.pma, io.check_env.mode, lgMaxSize)
540*5b7ef044SLemover
541*5b7ef044SLemover  val resp = and(res_pmp, res_pma)
542*5b7ef044SLemover
543*5b7ef044SLemover  if (sameCycle || leaveHitMux) {
544*5b7ef044SLemover    io.resp := resp
545*5b7ef044SLemover  } else {
546*5b7ef044SLemover    io.resp := RegEnable(resp, io.req.valid)
547*5b7ef044SLemover  }
548*5b7ef044SLemover
549*5b7ef044SLemover  def and(pmp: PMPEntry, pma: PMPEntry): PMPConfig = {
550*5b7ef044SLemover    val tmp_res = Wire(new PMPConfig)
551*5b7ef044SLemover    tmp_res.l := DontCare
552*5b7ef044SLemover    tmp_res.a := DontCare
553*5b7ef044SLemover    tmp_res.r := pmp.cfg.r && pma.cfg.r
554*5b7ef044SLemover    tmp_res.w := pmp.cfg.w && pma.cfg.w
555*5b7ef044SLemover    tmp_res.x := pmp.cfg.x && pma.cfg.x
556*5b7ef044SLemover    tmp_res.c := pma.cfg.c
557*5b7ef044SLemover    tmp_res.atomic := pma.cfg.atomic
558*5b7ef044SLemover    tmp_res
559*5b7ef044SLemover  }
560*5b7ef044SLemover}