xref: /XiangShan/src/main/scala/xiangshan/backend/fu/NewCSR/InterruptBundle.scala (revision a2eeddbfa57b4a3e90ecd66f48d4b027aba15c50)
1package xiangshan.backend.fu.NewCSR
2
3import chisel3._
4import chisel3.util._
5import xiangshan.backend.fu.NewCSR.CSRDefines.{CSRROField => RO, CSRRWField => RW}
6import xiangshan.backend.fu.NewCSR.ChiselRecordForField.AddRecordSpecifyFields
7
8class InterruptBundle extends CSRBundle {
9  // Software Interrupt
10  val SSI      = RW(1)
11  val VSSI     = RW(2)
12  val MSI      = RW(3)
13  // Time Interrupt
14  val STI      = RW(5)
15  val VSTI     = RW(6)
16  val MTI      = RW(7)
17  // External Interrupt
18  val SEI      = RW(9)
19  val VSEI     = RW(10)
20  val MEI      = RW(11)
21  val SGEI     = RW(12)
22  // SoC
23  val LCOFI    = RW(13) // Counter overflow interrupt
24  val LC14I    = RO(14)
25  val LC15I    = RO(15)
26  val LC16I    = RO(16)
27  val LC17I    = RO(17)
28  val LC18I    = RO(18)
29  val LC19I    = RO(19)
30  val LC20I    = RO(20)
31  val LC21I    = RO(21)
32  val LC22I    = RO(22)
33  val LC23I    = RO(23)
34  val LC24I    = RO(24)
35  val LC25I    = RO(25)
36  val LC26I    = RO(26)
37  val LC27I    = RO(27)
38  val LC28I    = RO(28)
39  val LC29I    = RO(29)
40  val LC30I    = RO(30)
41  val LC31I    = RO(31)
42  val LC32I    = RO(32)
43  val LC33I    = RO(33)
44  val LC34I    = RO(34)
45  val LPRASEI  = RO(35)
46  val LC36I    = RO(36)
47  val LC37I    = RO(37)
48  val LC38I    = RO(38)
49  val LC39I    = RO(39)
50  val LC40I    = RO(40)
51  val LC41I    = RO(41)
52  val LC42I    = RO(42)
53  val HPRASEI  = RO(43)
54  val LC44I    = RO(44)
55  val LC45I    = RO(45)
56  val LC46I    = RO(46)
57  val LC47I    = RO(47)
58  val LC48I    = RO(48)
59  val LC49I    = RO(49)
60  val LC50I    = RO(50)
61  val LC51I    = RO(51)
62  val LC52I    = RO(52)
63  val LC53I    = RO(53)
64  val LC54I    = RO(54)
65  val LC55I    = RO(55)
66  val LC56I    = RO(56)
67  val LC57I    = RO(57)
68  val LC58I    = RO(58)
69  val LC59I    = RO(59)
70  val LC60I    = RO(60)
71  val LC61I    = RO(61)
72  val LC62I    = RO(62)
73  val LC63I    = RO(63)
74
75  def getVS = Seq(VSSI, VSTI, VSEI)
76
77  def getHS = Seq(SSI, STI, SEI)
78
79  def getM = Seq(MSI, MTI, MEI)
80
81  def getNonLocal = Seq(
82    SSI, VSSI, MSI,
83    STI, VSTI, MTI,
84    SEI, VSEI, MEI,
85    SGEI
86  )
87
88  def getLocal = Seq(
89    LCOFI,LC14I,LC15I,
90    LC16I,LC17I,LC18I,LC19I,LC20I,LC21I,LC22I,LC23I,
91    LC24I,LC25I,LC26I,LC27I,LC28I,LC29I,LC30I,LC31I,
92    LC32I,LC33I,LC34I,LPRASEI,LC36I,LC37I,LC38I,LC39I,
93    LC40I,LC41I,LC42I,HPRASEI,LC44I,LC45I,LC46I,LC47I,
94    LC48I,LC49I,LC50I,LC51I,LC52I,LC53I,LC54I,LC55I,
95    LC56I,LC57I,LC58I,LC59I,LC60I,LC61I,LC62I,LC63I,
96  )
97
98  def getALL = getNonLocal ++ getLocal
99}
100
101class InterruptPendingBundle extends CSRBundle {
102  // Software Interrupt
103  val SSIP     = RO(1)
104  val VSSIP    = RO(2)
105  val MSIP     = RO(3)
106  // Time Interrupt
107  val STIP     = RO(5)
108  val VSTIP    = RO(6)
109  val MTIP     = RO(7)
110  // External Interrupt
111  val SEIP     = RO(9)
112  val VSEIP    = RO(10)
113  val MEIP     = RO(11)
114  val SGEIP    = RO(12)
115  // Local Interrupt
116  val LCOFIP   = RO(13) // Counter overflow interrupt
117  val LC14IP   = RO(14)
118  val LC15IP   = RO(15)
119  val LC16IP   = RO(16)
120  val LC17IP   = RO(17)
121  val LC18IP   = RO(18)
122  val LC19IP   = RO(19)
123  val LC20IP   = RO(20)
124  val LC21IP   = RO(21)
125  val LC22IP   = RO(22)
126  val LC23IP   = RO(23)
127  val LC24IP   = RO(24)
128  val LC25IP   = RO(25)
129  val LC26IP   = RO(26)
130  val LC27IP   = RO(27)
131  val LC28IP   = RO(28)
132  val LC29IP   = RO(29)
133  val LC30IP   = RO(30)
134  val LC31IP   = RO(31)
135  val LC32IP   = RO(32)
136  val LC33IP   = RO(33)
137  val LC34IP   = RO(34)
138  val LPRASEIP = RO(35) // Low-priority RAS event interrupt
139  val LC36IP   = RO(36)
140  val LC37IP   = RO(37)
141  val LC38IP   = RO(38)
142  val LC39IP   = RO(39)
143  val LC40IP   = RO(40)
144  val LC41IP   = RO(41)
145  val LC42IP   = RO(42)
146  val HPRASEIP = RO(43) // High-priority RAS event interrupt
147  val LC44IP   = RO(44)
148  val LC45IP   = RO(45)
149  val LC46IP   = RO(46)
150  val LC47IP   = RO(47)
151  val LC48IP   = RO(48)
152  val LC49IP   = RO(49)
153  val LC50IP   = RO(50)
154  val LC51IP   = RO(51)
155  val LC52IP   = RO(52)
156  val LC53IP   = RO(53)
157  val LC54IP   = RO(54)
158  val LC55IP   = RO(55)
159  val LC56IP   = RO(56)
160  val LC57IP   = RO(57)
161  val LC58IP   = RO(58)
162  val LC59IP   = RO(59)
163  val LC60IP   = RO(60)
164  val LC61IP   = RO(61)
165  val LC62IP   = RO(62)
166  val LC63IP   = RO(63)
167
168  def getVS = Seq(VSSIP, VSTIP, VSEIP)
169
170  def getHS = Seq(SSIP, STIP, SEIP)
171
172  def getM = Seq(MSIP, MTIP, MEIP)
173
174  def getNonLocal = Seq(
175    SSIP, VSSIP, MSIP,
176    STIP, VSTIP, MTIP,
177    SEIP, VSEIP, MEIP,
178    SGEIP
179  )
180
181  def getLocal = Seq(
182    LCOFIP,LC14IP,LC15IP,
183    LC16IP,LC17IP,LC18IP,LC19IP,LC20IP,LC21IP,LC22IP,LC23IP,
184    LC24IP,LC25IP,LC26IP,LC27IP,LC28IP,LC29IP,LC30IP,LC31IP,
185    LC32IP,LC33IP,LC34IP,LPRASEIP,LC36IP,LC37IP,LC38IP,LC39IP,
186    LC40IP,LC41IP,LC42IP,HPRASEIP,LC44IP,LC45IP,LC46IP,LC47IP,
187    LC48IP,LC49IP,LC50IP,LC51IP,LC52IP,LC53IP,LC54IP,LC55IP,
188    LC56IP,LC57IP,LC58IP,LC59IP,LC60IP,LC61IP,LC62IP,LC63IP,
189  )
190
191  def getALL = getNonLocal ++ getLocal
192}
193
194class InterruptEnableBundle extends CSRBundle {
195  // Software Interrupt
196  val SSIE     = RO(1)
197  val VSSIE    = RO(2)
198  val MSIE     = RO(3)
199  // Time Interrupt
200  val STIE     = RO(5)
201  val VSTIE    = RO(6)
202  val MTIE     = RO(7)
203  // External Interrupt
204  val SEIE     = RO(9)
205  val VSEIE    = RO(10)
206  val MEIE     = RO(11)
207  val SGEIE    = RO(12)
208  // SoC
209  val LCOFIE   = RO(13) // Counter overflow interrupt
210  val LC14IE   = RO(14)
211  val LC15IE   = RO(15)
212  val LC16IE   = RO(16)
213  val LC17IE   = RO(17)
214  val LC18IE   = RO(18)
215  val LC19IE   = RO(19)
216  val LC20IE   = RO(20)
217  val LC21IE   = RO(21)
218  val LC22IE   = RO(22)
219  val LC23IE   = RO(23)
220  val LC24IE   = RO(24)
221  val LC25IE   = RO(25)
222  val LC26IE   = RO(26)
223  val LC27IE   = RO(27)
224  val LC28IE   = RO(28)
225  val LC29IE   = RO(29)
226  val LC30IE   = RO(30)
227  val LC31IE   = RO(31)
228  val LC32IE   = RO(32)
229  val LC33IE   = RO(33)
230  val LC34IE   = RO(34)
231  val LPRASEIE = RO(35) // Low-priority RAS event interrupt
232  val LC36IE   = RO(36)
233  val LC37IE   = RO(37)
234  val LC38IE   = RO(38)
235  val LC39IE   = RO(39)
236  val LC40IE   = RO(40)
237  val LC41IE   = RO(41)
238  val LC42IE   = RO(42)
239  val HPRASEIE = RO(43) // High-priority RAS event interrupt
240  val LC44IE   = RO(44)
241  val LC45IE   = RO(45)
242  val LC46IE   = RO(46)
243  val LC47IE   = RO(47)
244  val LC48IE   = RO(48)
245  val LC49IE   = RO(49)
246  val LC50IE   = RO(50)
247  val LC51IE   = RO(51)
248  val LC52IE   = RO(52)
249  val LC53IE   = RO(53)
250  val LC54IE   = RO(54)
251  val LC55IE   = RO(55)
252  val LC56IE   = RO(56)
253  val LC57IE   = RO(57)
254  val LC58IE   = RO(58)
255  val LC59IE   = RO(59)
256  val LC60IE   = RO(60)
257  val LC61IE   = RO(61)
258  val LC62IE   = RO(62)
259  val LC63IE   = RO(63)
260
261  def getVS = Seq(VSSIE, VSTIE, VSEIE)
262
263  def getHS = Seq(SSIE, STIE, SEIE)
264
265  def getM = Seq(MSIE, MTIE, MEIE)
266
267  def getNonVS = this.getHS ++ this.getM ++ this.getLocal :+ this.SGEIE
268
269  def getNonLocal = Seq(
270    SSIE, VSSIE, MSIE,
271    STIE, VSTIE, MTIE,
272    SEIE, VSEIE, MEIE,
273    SGEIE
274  )
275
276  def getLocal = Seq(
277    LCOFIE,LC14IE,LC15IE,
278    LC16IE,LC17IE,LC18IE,LC19IE,LC20IE,LC21IE,LC22IE,LC23IE,
279    LC24IE,LC25IE,LC26IE,LC27IE,LC28IE,LC29IE,LC30IE,LC31IE,
280    LC32IE,LC33IE,LC34IE,LPRASEIE,LC36IE,LC37IE,LC38IE,LC39IE,
281    LC40IE,LC41IE,LC42IE,HPRASEIE,LC44IE,LC45IE,LC46IE,LC47IE,
282    LC48IE,LC49IE,LC50IE,LC51IE,LC52IE,LC53IE,LC54IE,LC55IE,
283    LC56IE,LC57IE,LC58IE,LC59IE,LC60IE,LC61IE,LC62IE,LC63IE
284  )
285
286  def getALL = getNonLocal ++ getLocal
287
288  def getRW = getALL.filter(_.isRW)
289}
290
291object InterruptNO {
292  // Software Interrupt
293  final val SSI  = 1
294  final val VSSI = 2
295  final val MSI  = 3
296  // Time Interrupt
297  final val STI  = 5
298  final val VSTI = 6
299  final val MTI  = 7
300  // External Interrupt
301  final val SEI  = 9
302  final val VSEI = 10
303  final val MEI  = 11
304  final val SGEI = 12
305  // SoC
306  final val COI = 13
307  final val LPRASEI = 35
308  final val HPRASEI = 43
309
310  val interruptDefaultPrio = Seq(
311    HPRASEI,
312
313    MEI, MSI, MTI,
314    SEI, SSI, STI,
315    SGEI,
316    VSEI, VSSI, VSTI,
317    COI,
318
319    LPRASEI
320  )
321
322  def getPrioIdx(f: this.type => Int): Int = {
323    val idx = this.interruptDefaultPrio.indexOf(f(this))
324    assert(idx != -1)
325    idx
326  }
327}
328
329trait HasIpIeBundle { self: CSRModule[_] =>
330  val mideleg = IO(Input(new MidelegBundle))
331  val mip     = IO(Input(new MipBundle))
332  val mie     = IO(Input(new MieBundle))
333  val mvip    = IO(Input(new MvipBundle))
334  val mvien   = IO(Input(new MvienBundle))
335  val hideleg = IO(Input(new HidelegBundle))
336  val hip     = IO(Input(new HipBundle))
337  val hie     = IO(Input(new HieBundle))
338  val hvien   = IO(Input(new HvienBundle))
339  val hvip    = IO(Input(new HvipBundle))
340  val sip     = IO(Input(new SipBundle))
341  val sie     = IO(Input(new SieBundle))
342  val vsip    = IO(Input(new VSipBundle))
343  val vsie    = IO(Input(new VSieBundle))
344  val hgeip   = IO(Input(new HgeipBundle))
345  val hgeie   = IO(Input(new HgeieBundle))
346  val hstatusVGEIN = IO(Input(HstatusVgeinField()))
347}
348
349trait ToAliasIpLocalPart extends Bundle {
350  val LCOFIP   = ValidIO(RO(13)) // Counter overflow interrupt
351  val LC14IP   = ValidIO(RO(14))
352  val LC15IP   = ValidIO(RO(15))
353  val LC16IP   = ValidIO(RO(16))
354  val LC17IP   = ValidIO(RO(17))
355  val LC18IP   = ValidIO(RO(18))
356  val LC19IP   = ValidIO(RO(19))
357  val LC20IP   = ValidIO(RO(20))
358  val LC21IP   = ValidIO(RO(21))
359  val LC22IP   = ValidIO(RO(22))
360  val LC23IP   = ValidIO(RO(23))
361  val LC24IP   = ValidIO(RO(24))
362  val LC25IP   = ValidIO(RO(25))
363  val LC26IP   = ValidIO(RO(26))
364  val LC27IP   = ValidIO(RO(27))
365  val LC28IP   = ValidIO(RO(28))
366  val LC29IP   = ValidIO(RO(29))
367  val LC30IP   = ValidIO(RO(30))
368  val LC31IP   = ValidIO(RO(31))
369  val LC32IP   = ValidIO(RO(32))
370  val LC33IP   = ValidIO(RO(33))
371  val LC34IP   = ValidIO(RO(34))
372  val LPRASEIP = ValidIO(RO(35)) // Low-priority RAS event interrupt
373  val LC36IP   = ValidIO(RO(36))
374  val LC37IP   = ValidIO(RO(37))
375  val LC38IP   = ValidIO(RO(38))
376  val LC39IP   = ValidIO(RO(39))
377  val LC40IP   = ValidIO(RO(40))
378  val LC41IP   = ValidIO(RO(41))
379  val LC42IP   = ValidIO(RO(42))
380  val HPRASEIP = ValidIO(RO(43)) // High-priority RAS event interrupt
381  val LC44IP   = ValidIO(RO(44))
382  val LC45IP   = ValidIO(RO(45))
383  val LC46IP   = ValidIO(RO(46))
384  val LC47IP   = ValidIO(RO(47))
385  val LC48IP   = ValidIO(RO(48))
386  val LC49IP   = ValidIO(RO(49))
387  val LC50IP   = ValidIO(RO(50))
388  val LC51IP   = ValidIO(RO(51))
389  val LC52IP   = ValidIO(RO(52))
390  val LC53IP   = ValidIO(RO(53))
391  val LC54IP   = ValidIO(RO(54))
392  val LC55IP   = ValidIO(RO(55))
393  val LC56IP   = ValidIO(RO(56))
394  val LC57IP   = ValidIO(RO(57))
395  val LC58IP   = ValidIO(RO(58))
396  val LC59IP   = ValidIO(RO(59))
397  val LC60IP   = ValidIO(RO(60))
398  val LC61IP   = ValidIO(RO(61))
399  val LC62IP   = ValidIO(RO(62))
400  val LC63IP   = ValidIO(RO(63))
401
402  def getLocal = Seq(
403    LCOFIP, LC14IP, LC15IP,
404    LC16IP, LC17IP, LC18IP, LC19IP, LC20IP, LC21IP, LC22IP, LC23IP,
405    LC24IP, LC25IP, LC26IP, LC27IP, LC28IP, LC29IP, LC30IP, LC31IP,
406    LC32IP, LC33IP, LC34IP, LPRASEIP, LC36IP, LC37IP, LC38IP, LC39IP,
407    LC40IP, LC41IP, LC42IP, HPRASEIP, LC44IP, LC45IP, LC46IP, LC47IP,
408    LC48IP, LC49IP, LC50IP, LC51IP, LC52IP, LC53IP, LC54IP, LC55IP,
409    LC56IP, LC57IP, LC58IP, LC59IP, LC60IP, LC61IP, LC62IP, LC63IP,
410  )
411}
412
413class IeValidBundle extends Bundle with IgnoreSeqInBundle {
414  val SSIE     = ValidIO(RO( 1))
415  val VSSIE    = ValidIO(RO( 2))
416  val MSIE     = ValidIO(RO( 3))
417  val STIE     = ValidIO(RO( 5))
418  val VSTIE    = ValidIO(RO( 6))
419  val MTIE     = ValidIO(RO( 7))
420  val SEIE     = ValidIO(RO( 9))
421  val VSEIE    = ValidIO(RO(10))
422  val MEIE     = ValidIO(RO(11))
423  val SGEIE    = ValidIO(RO(12))
424
425  val LCOFIE   = ValidIO(RO(13)) // Counter overflow interrupt
426  val LC14IE   = ValidIO(RO(14))
427  val LC15IE   = ValidIO(RO(15))
428  val LC16IE   = ValidIO(RO(16))
429  val LC17IE   = ValidIO(RO(17))
430  val LC18IE   = ValidIO(RO(18))
431  val LC19IE   = ValidIO(RO(19))
432  val LC20IE   = ValidIO(RO(20))
433  val LC21IE   = ValidIO(RO(21))
434  val LC22IE   = ValidIO(RO(22))
435  val LC23IE   = ValidIO(RO(23))
436  val LC24IE   = ValidIO(RO(24))
437  val LC25IE   = ValidIO(RO(25))
438  val LC26IE   = ValidIO(RO(26))
439  val LC27IE   = ValidIO(RO(27))
440  val LC28IE   = ValidIO(RO(28))
441  val LC29IE   = ValidIO(RO(29))
442  val LC30IE   = ValidIO(RO(30))
443  val LC31IE   = ValidIO(RO(31))
444  val LC32IE   = ValidIO(RO(32))
445  val LC33IE   = ValidIO(RO(33))
446  val LC34IE   = ValidIO(RO(34))
447  val LPRASEIE = ValidIO(RO(35)) // Low-priority RAS event interrupt
448  val LC36IE   = ValidIO(RO(36))
449  val LC37IE   = ValidIO(RO(37))
450  val LC38IE   = ValidIO(RO(38))
451  val LC39IE   = ValidIO(RO(39))
452  val LC40IE   = ValidIO(RO(40))
453  val LC41IE   = ValidIO(RO(41))
454  val LC42IE   = ValidIO(RO(42))
455  val HPRASEIE = ValidIO(RO(43)) // High-priority RAS event interrupt
456  val LC44IE   = ValidIO(RO(44))
457  val LC45IE   = ValidIO(RO(45))
458  val LC46IE   = ValidIO(RO(46))
459  val LC47IE   = ValidIO(RO(47))
460  val LC48IE   = ValidIO(RO(48))
461  val LC49IE   = ValidIO(RO(49))
462  val LC50IE   = ValidIO(RO(50))
463  val LC51IE   = ValidIO(RO(51))
464  val LC52IE   = ValidIO(RO(52))
465  val LC53IE   = ValidIO(RO(53))
466  val LC54IE   = ValidIO(RO(54))
467  val LC55IE   = ValidIO(RO(55))
468  val LC56IE   = ValidIO(RO(56))
469  val LC57IE   = ValidIO(RO(57))
470  val LC58IE   = ValidIO(RO(58))
471  val LC59IE   = ValidIO(RO(59))
472  val LC60IE   = ValidIO(RO(60))
473  val LC61IE   = ValidIO(RO(61))
474  val LC62IE   = ValidIO(RO(62))
475  val LC63IE   = ValidIO(RO(63))
476
477  val getVS = Seq(VSSIE, VSTIE, VSEIE)
478
479  def getHS = Seq(SSIE, STIE, SEIE)
480
481  def getM = Seq(MSIE, MTIE, MEIE)
482
483  def getNonLocal = Seq(
484    SSIE, VSSIE, MSIE,
485    STIE, VSTIE, MTIE,
486    SEIE, VSEIE, MEIE,
487    SGEIE
488  )
489
490  def getLocal = Seq(
491    LCOFIE, LC14IE, LC15IE,
492    LC16IE, LC17IE, LC18IE, LC19IE, LC20IE, LC21IE, LC22IE, LC23IE,
493    LC24IE, LC25IE, LC26IE, LC27IE, LC28IE, LC29IE, LC30IE, LC31IE,
494    LC32IE, LC33IE, LC34IE, LPRASEIE, LC36IE, LC37IE, LC38IE, LC39IE,
495    LC40IE, LC41IE, LC42IE, HPRASEIE, LC44IE, LC45IE, LC46IE, LC47IE,
496    LC48IE, LC49IE, LC50IE, LC51IE, LC52IE, LC53IE, LC54IE, LC55IE,
497    LC56IE, LC57IE, LC58IE, LC59IE, LC60IE, LC61IE, LC62IE, LC63IE,
498  )
499
500  def getAll = getNonLocal ++ getLocal
501
502  def getRW = getAll.filter(_.bits.isRW)
503
504  def getNonRW = getAll.filterNot(_.bits.isRW)
505
506  def getByNum(num: Int) = getAll.find(_.bits.lsb == num).get
507
508  def connectZeroNonRW : this.type = {
509    this.getNonRW.foreach(_.specifyField(
510      _.valid := false.B,
511      _.bits  := DontCare
512    ))
513    this
514  }
515}
516
517class IpValidBundle extends Bundle with IgnoreSeqInBundle {
518  val SSIP     = ValidIO(RO( 1))
519  val VSSIP    = ValidIO(RO( 2))
520  val MSIP     = ValidIO(RO( 3))
521  val STIP     = ValidIO(RO( 5))
522  val VSTIP    = ValidIO(RO( 6))
523  val MTIP     = ValidIO(RO( 7))
524  val SEIP     = ValidIO(RO( 9))
525  val VSEIP    = ValidIO(RO(10))
526  val MEIP     = ValidIO(RO(11))
527  val SGEIP    = ValidIO(RO(12))
528
529  val LCOFIP   = ValidIO(RO(13)) // Counter overflow interrupt
530  val LC14IP   = ValidIO(RO(14))
531  val LC15IP   = ValidIO(RO(15))
532  val LC16IP   = ValidIO(RO(16))
533  val LC17IP   = ValidIO(RO(17))
534  val LC18IP   = ValidIO(RO(18))
535  val LC19IP   = ValidIO(RO(19))
536  val LC20IP   = ValidIO(RO(20))
537  val LC21IP   = ValidIO(RO(21))
538  val LC22IP   = ValidIO(RO(22))
539  val LC23IP   = ValidIO(RO(23))
540  val LC24IP   = ValidIO(RO(24))
541  val LC25IP   = ValidIO(RO(25))
542  val LC26IP   = ValidIO(RO(26))
543  val LC27IP   = ValidIO(RO(27))
544  val LC28IP   = ValidIO(RO(28))
545  val LC29IP   = ValidIO(RO(29))
546  val LC30IP   = ValidIO(RO(30))
547  val LC31IP   = ValidIO(RO(31))
548  val LC32IP   = ValidIO(RO(32))
549  val LC33IP   = ValidIO(RO(33))
550  val LC34IP   = ValidIO(RO(34))
551  val LPRASEIP = ValidIO(RO(35)) // Low-priority RAS event interrupt
552  val LC36IP   = ValidIO(RO(36))
553  val LC37IP   = ValidIO(RO(37))
554  val LC38IP   = ValidIO(RO(38))
555  val LC39IP   = ValidIO(RO(39))
556  val LC40IP   = ValidIO(RO(40))
557  val LC41IP   = ValidIO(RO(41))
558  val LC42IP   = ValidIO(RO(42))
559  val HPRASEIP = ValidIO(RO(43)) // High-priority RAS event interrupt
560  val LC44IP   = ValidIO(RO(44))
561  val LC45IP   = ValidIO(RO(45))
562  val LC46IP   = ValidIO(RO(46))
563  val LC47IP   = ValidIO(RO(47))
564  val LC48IP   = ValidIO(RO(48))
565  val LC49IP   = ValidIO(RO(49))
566  val LC50IP   = ValidIO(RO(50))
567  val LC51IP   = ValidIO(RO(51))
568  val LC52IP   = ValidIO(RO(52))
569  val LC53IP   = ValidIO(RO(53))
570  val LC54IP   = ValidIO(RO(54))
571  val LC55IP   = ValidIO(RO(55))
572  val LC56IP   = ValidIO(RO(56))
573  val LC57IP   = ValidIO(RO(57))
574  val LC58IP   = ValidIO(RO(58))
575  val LC59IP   = ValidIO(RO(59))
576  val LC60IP   = ValidIO(RO(60))
577  val LC61IP   = ValidIO(RO(61))
578  val LC62IP   = ValidIO(RO(62))
579  val LC63IP   = ValidIO(RO(63))
580
581  val getVS = Seq(VSSIP, VSTIP, VSEIP)
582
583  def getHS = Seq(SSIP, STIP, SEIP)
584
585  def getM = Seq(MSIP, MTIP, MEIP)
586
587  def getNonLocal = Seq(
588    SSIP, VSSIP, MSIP,
589    STIP, VSTIP, MTIP,
590    SEIP, VSEIP, MEIP,
591    SGEIP
592  )
593
594  def getLocal = Seq(
595    LCOFIP, LC14IP, LC15IP,
596    LC16IP, LC17IP, LC18IP, LC19IP, LC20IP, LC21IP, LC22IP, LC23IP,
597    LC24IP, LC25IP, LC26IP, LC27IP, LC28IP, LC29IP, LC30IP, LC31IP,
598    LC32IP, LC33IP, LC34IP, LPRASEIP, LC36IP, LC37IP, LC38IP, LC39IP,
599    LC40IP, LC41IP, LC42IP, HPRASEIP, LC44IP, LC45IP, LC46IP, LC47IP,
600    LC48IP, LC49IP, LC50IP, LC51IP, LC52IP, LC53IP, LC54IP, LC55IP,
601    LC56IP, LC57IP, LC58IP, LC59IP, LC60IP, LC61IP, LC62IP, LC63IP,
602  )
603
604  def getAll = getNonLocal ++ getLocal
605
606  def getRW = getAll.filter(_.bits.isRW)
607
608  def getNonRW = getAll.filterNot(_.bits.isRW)
609
610  def getByNum(num: Int) = getAll.find(_.bits.lsb == num).get
611
612  def connectZeroNonRW : this.type = {
613    this.getNonRW.foreach(_.specifyField(
614      _.valid := false.B,
615      _.bits  := DontCare,
616    ))
617    this
618  }
619}
620