xref: /XiangShan/src/main/scala/xiangshan/backend/fu/NewCSR/CSREvents/TrapEntryVSEvent.scala (revision b03c55a5df5dc8793cb44b42dd60141566e57e78)
1package xiangshan.backend.fu.NewCSR.CSREvents
2
3import chisel3._
4import chisel3.util._
5import org.chipsalliance.cde.config.Parameters
6import utility.{SignExt, ZeroExt}
7import xiangshan.ExceptionNO._
8import xiangshan.backend.fu.NewCSR.CSRBundles.{CauseBundle, OneFieldBundle, PrivState}
9import xiangshan.backend.fu.NewCSR.CSRConfig.{VaddrMaxWidth, XLEN}
10import xiangshan.backend.fu.NewCSR.CSRDefines.SatpMode
11import xiangshan.backend.fu.NewCSR._
12
13
14class TrapEntryVSEventOutput extends Bundle with EventUpdatePrivStateOutput with EventOutputBase  {
15
16  val vsstatus = ValidIO((new SstatusBundle ).addInEvent(_.SPP, _.SPIE, _.SIE))
17  val vsepc    = ValidIO((new Epc           ).addInEvent(_.epc))
18  val vscause  = ValidIO((new CauseBundle   ).addInEvent(_.Interrupt, _.ExceptionCode))
19  val vstval   = ValidIO((new OneFieldBundle).addInEvent(_.ALL))
20  val targetPc = ValidIO(UInt(VaddrMaxWidth.W))
21
22  def getBundleByName(name: String): Valid[CSRBundle] = {
23    name match {
24      case "vsstatus" => this.vsstatus
25      case "vsepc"    => this.vsepc
26      case "vscause"  => this.vscause
27      case "vstval"   => this.vstval
28    }
29  }
30}
31
32class TrapEntryVSEventModule(implicit val p: Parameters) extends Module with CSREventBase {
33  val in = IO(new TrapEntryEventInput)
34  val out = IO(new TrapEntryVSEventOutput)
35
36  when (valid) {
37    assert(in.privState.isVirtual, "The mode must be VU or VS when entry VS mode")
38  }
39
40  private val current = in
41  private val iMode = current.iMode
42  private val dMode = current.dMode
43  private val satp = current.satp
44  private val vsatp = current.vsatp
45  private val hgatp = current.hgatp
46
47  private val trapCode = in.causeNO.ExceptionCode.asUInt
48  private val isException = !in.causeNO.Interrupt.asBool
49  private val isInterrupt = in.causeNO.Interrupt.asBool
50
51  when(valid && isInterrupt) {
52    assert(
53      (InterruptNO.getVS ++ InterruptNO.getHS).map(_.U === trapCode).reduce(_ || _),
54      "The VS mode can only handle VSEI, VSTI, VSSI and local interrupts"
55    )
56  }
57
58  private val highPrioTrapNO = Mux(
59    InterruptNO.getVS.map(_.U === trapCode).reduce(_ || _) && isInterrupt,
60    trapCode - 1.U, // map VSSIP, VSTIP, VSEIP to SSIP, STIP, SEIP
61    trapCode,
62  )
63
64  private val trapPC = genTrapVA(
65    iMode,
66    satp,
67    vsatp,
68    hgatp,
69    in.trapPc,
70  )
71
72  private val trapMemVA = genTrapVA(
73    dMode,
74    satp,
75    vsatp,
76    hgatp,
77    in.memExceptionVAddr,
78  )
79  private val trapMemGPA = SignExt(in.memExceptionGPAddr, XLEN)
80
81  private val fetchIsVirt = current.iMode.isVirtual
82  private val memIsVirt   = current.dMode.isVirtual
83
84  private val isFetchExcp    = isException && Seq(/*EX_IAM, */ EX_IAF, EX_IPF).map(_.U === highPrioTrapNO).reduce(_ || _)
85  private val isMemExcp      = isException && Seq(EX_LAM, EX_LAF, EX_SAM, EX_SAF, EX_LPF, EX_SPF).map(_.U === highPrioTrapNO).reduce(_ || _)
86  private val isBpExcp       = isException && EX_BP.U === highPrioTrapNO
87  private val fetchCrossPage = in.isCrossPageIPF
88
89  // Software breakpoint exceptions are permitted to write either 0 or the pc to xtval
90  // We fill pc here
91  private val tvalFillPc       = isFetchExcp && !fetchCrossPage || isBpExcp
92  private val tvalFillPcPlus2  = isFetchExcp && fetchCrossPage
93  private val tvalFillMemVaddr = isMemExcp
94  private val tvalFillGVA      =
95    (isFetchExcp || isBpExcp) && fetchIsVirt ||
96    isMemExcp && memIsVirt
97
98  private val tval = Mux1H(Seq(
99    (tvalFillPc                     ) -> trapPC,
100    (tvalFillPcPlus2                ) -> (trapPC + 2.U),
101    (tvalFillMemVaddr && !memIsVirt ) -> trapMemVA,
102    (tvalFillMemVaddr &&  memIsVirt ) -> trapMemVA,
103  ))
104
105  out := DontCare
106
107  out.privState.valid := valid
108
109  out.vsstatus .valid := valid
110  out.vsepc    .valid := valid
111  out.vscause  .valid := valid
112  out.vstval   .valid := valid
113  out.targetPc .valid := valid
114
115  out.privState.bits             := PrivState.ModeVS
116  // vsstatus
117  out.vsstatus.bits.SPP          := current.privState.PRVM.asUInt(0, 0) // SPP is not PrivMode enum type, so asUInt and shrink the width
118  out.vsstatus.bits.SPIE         := current.vsstatus.SIE
119  out.vsstatus.bits.SIE          := 0.U
120  // SPVP is not PrivMode enum type, so asUInt and shrink the width
121  out.vsepc.bits.epc             := trapPC(VaddrMaxWidth - 1, 1)
122  out.vscause.bits.Interrupt     := isInterrupt
123  out.vscause.bits.ExceptionCode := highPrioTrapNO
124  out.vstval.bits.ALL            := tval
125  out.targetPc.bits              := in.pcFromXtvec
126
127  dontTouch(tvalFillGVA)
128}
129
130trait TrapEntryVSEventSinkBundle { self: CSRModule[_] =>
131  val trapToVS = IO(Flipped(new TrapEntryVSEventOutput))
132
133  private val updateBundle: ValidIO[CSRBundle] = trapToVS.getBundleByName(self.modName.toLowerCase())
134
135  (reg.asInstanceOf[CSRBundle].getFields zip updateBundle.bits.getFields).foreach { case (sink, source) =>
136    if (updateBundle.bits.eventFields.contains(source)) {
137      when(updateBundle.valid) {
138        sink := source
139      }
140    }
141  }
142}
143