xref: /XiangShan/src/main/scala/xiangshan/backend/fu/NewCSR/CSREvents/TrapEntryVSEvent.scala (revision 260a087d23a27f413c006362a82c84ecef09a587)
1package xiangshan.backend.fu.NewCSR.CSREvents
2
3import chisel3._
4import chisel3.util._
5import org.chipsalliance.cde.config.Parameters
6import utility.{SignExt, ZeroExt}
7import xiangshan.ExceptionNO._
8import xiangshan.backend.fu.NewCSR.CSRBundles.{CauseBundle, OneFieldBundle, PrivState}
9import xiangshan.backend.fu.NewCSR.CSRConfig.{VaddrMaxWidth, XLEN}
10import xiangshan.backend.fu.NewCSR.CSRDefines.SatpMode
11import xiangshan.backend.fu.NewCSR._
12
13
14class TrapEntryVSEventOutput extends Bundle with EventUpdatePrivStateOutput with EventOutputBase  {
15
16  val vsstatus = ValidIO((new SstatusBundle ).addInEvent(_.SPP, _.SPIE, _.SIE))
17  val vsepc    = ValidIO((new Epc           ).addInEvent(_.epc))
18  val vscause  = ValidIO((new CauseBundle   ).addInEvent(_.Interrupt, _.ExceptionCode))
19  val vstval   = ValidIO((new OneFieldBundle).addInEvent(_.ALL))
20  val targetPc = ValidIO(UInt(VaddrMaxWidth.W))
21
22  def getBundleByName(name: String): Valid[CSRBundle] = {
23    name match {
24      case "vsstatus" => this.vsstatus
25      case "vsepc"    => this.vsepc
26      case "vscause"  => this.vscause
27      case "vstval"   => this.vstval
28    }
29  }
30}
31
32class TrapEntryVSEventModule(implicit val p: Parameters) extends Module with CSREventBase {
33  val in = IO(new TrapEntryEventInput)
34  val out = IO(new TrapEntryVSEventOutput)
35
36  when (valid) {
37    assert(in.privState.isVirtual, "The mode must be VU or VS when entry VS mode")
38  }
39
40  private val current = in
41  private val iMode = current.iMode
42  private val dMode = current.dMode
43  private val satp = current.satp
44  private val vsatp = current.vsatp
45  private val hgatp = current.hgatp
46
47  private val highPrioTrapNO = in.causeNO.ExceptionCode.asUInt
48  private val isException = !in.causeNO.Interrupt.asBool
49  private val isInterrupt = in.causeNO.Interrupt.asBool
50
51  private val trapPC = genTrapVA(
52    iMode,
53    satp,
54    vsatp,
55    hgatp,
56    in.trapPc,
57  )
58
59  private val trapMemVA = genTrapVA(
60    dMode,
61    satp,
62    vsatp,
63    hgatp,
64    in.memExceptionVAddr,
65  )
66  private val trapMemGPA = SignExt(in.memExceptionGPAddr, XLEN)
67  private val ivmVS = !current.iMode.isModeVS && current.vsatp.MODE =/= SatpMode.Bare
68  // When enable virtual memory, the higher bit should fill with the msb of address of Sv39/Sv48/Sv57
69  trapPC := Mux(ivmVS, SignExt(in.trapPc, XLEN), ZeroExt(in.trapPc, XLEN))
70
71  private val fetchIsVirt = current.iMode.isVirtual
72  private val memIsVirt   = current.dMode.isVirtual
73
74  when (valid && isInterrupt) {
75    import InterruptNO._
76    assert(Seq(SEI, STI, SSI).map(_.U === highPrioTrapNO).reduce(_ || _), "The VS mode can only handle SEI, STI, SSI")
77  }
78
79  private val isFetchExcp    = isException && Seq(/*EX_IAM, */ EX_IAF, EX_IPF).map(_.U === highPrioTrapNO).reduce(_ || _)
80  private val isMemExcp      = isException && Seq(EX_LAM, EX_LAF, EX_SAM, EX_SAF, EX_LPF, EX_SPF).map(_.U === highPrioTrapNO).reduce(_ || _)
81  private val isBpExcp       = isException && EX_BP.U === highPrioTrapNO
82  private val fetchCrossPage = in.isCrossPageIPF
83
84  // Software breakpoint exceptions are permitted to write either 0 or the pc to xtval
85  // We fill pc here
86  private val tvalFillPc       = isFetchExcp && !fetchCrossPage || isBpExcp
87  private val tvalFillPcPlus2  = isFetchExcp && fetchCrossPage
88  private val tvalFillMemVaddr = isMemExcp
89  private val tvalFillGVA      =
90    (isFetchExcp || isBpExcp) && fetchIsVirt ||
91    isMemExcp && memIsVirt
92
93  private val tval = Mux1H(Seq(
94    (tvalFillPc                     ) -> trapPC,
95    (tvalFillPcPlus2                ) -> (trapPC + 2.U),
96    (tvalFillMemVaddr && !memIsVirt ) -> trapMemVA,
97    (tvalFillMemVaddr &&  memIsVirt ) -> trapMemVA,
98  ))
99
100  out := DontCare
101
102  out.privState.valid := valid
103
104  out.vsstatus .valid := valid
105  out.vsepc    .valid := valid
106  out.vscause  .valid := valid
107  out.vstval   .valid := valid
108  out.targetPc .valid := valid
109
110  out.privState.bits             := PrivState.ModeVS
111  // vsstatus
112  out.vsstatus.bits.SPP          := current.privState.PRVM.asUInt(0, 0) // SPP is not PrivMode enum type, so asUInt and shrink the width
113  out.vsstatus.bits.SPIE         := current.vsstatus.SIE
114  out.vsstatus.bits.SIE          := 0.U
115  // SPVP is not PrivMode enum type, so asUInt and shrink the width
116  out.vsepc.bits.epc             := trapPC(VaddrMaxWidth - 1, 1)
117  out.vscause.bits.Interrupt     := isInterrupt
118  out.vscause.bits.ExceptionCode := highPrioTrapNO
119  out.vstval.bits.ALL            := tval
120  out.targetPc.bits              := in.pcFromXtvec
121
122  dontTouch(tvalFillGVA)
123}
124
125trait TrapEntryVSEventSinkBundle { self: CSRModule[_] =>
126  val trapToVS = IO(Flipped(new TrapEntryVSEventOutput))
127
128  private val updateBundle: ValidIO[CSRBundle] = trapToVS.getBundleByName(self.modName.toLowerCase())
129
130  (reg.asInstanceOf[CSRBundle].getFields zip updateBundle.bits.getFields).foreach { case (sink, source) =>
131    if (updateBundle.bits.eventFields.contains(source)) {
132      when(updateBundle.valid) {
133        sink := source
134      }
135    }
136  }
137}
138