xref: /XiangShan/src/main/scala/xiangshan/backend/fu/CSR.scala (revision 85de5caee16205f4286fadb2d79bb8a9a7e0c868)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.fu
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.util._
24import utility.MaskedRegMap.WritableMask
25import utils._
26import utility._
27import xiangshan.ExceptionNO._
28import xiangshan._
29import xiangshan.backend.fu.util._
30import xiangshan.cache._
31
32// Trigger Tdata1 bundles
33trait HasTriggerConst {
34  def I_Trigger = 0.U
35  def S_Trigger = 1.U
36  def L_Trigger = 2.U
37  def GenESL(triggerType: UInt) = Cat((triggerType === I_Trigger), (triggerType === S_Trigger), (triggerType === L_Trigger))
38}
39
40class TdataBundle extends Bundle {
41  val ttype = UInt(4.W)
42  val dmode = Bool()
43  val maskmax = UInt(6.W)
44  val zero1 = UInt(30.W)
45  val sizehi = UInt(2.W)
46  val hit = Bool()
47  val select = Bool()
48  val timing = Bool()
49  val sizelo = UInt(2.W)
50  val action = UInt(4.W)
51  val chain = Bool()
52  val matchType = UInt(4.W)
53  val m = Bool()
54  val zero2 = Bool()
55  val s = Bool()
56  val u = Bool()
57  val execute = Bool()
58  val store = Bool()
59  val load = Bool()
60}
61
62class FpuCsrIO extends Bundle {
63  val fflags = Output(Valid(UInt(5.W)))
64  val isIllegal = Output(Bool())
65  val dirty_fs = Output(Bool())
66  val frm = Input(UInt(3.W))
67}
68
69
70class PerfCounterIO(implicit p: Parameters) extends XSBundle {
71  val perfEventsFrontend  = Vec(numCSRPCntFrontend, new PerfEvent)
72  val perfEventsCtrl      = Vec(numCSRPCntCtrl, new PerfEvent)
73  val perfEventsLsu       = Vec(numCSRPCntLsu, new PerfEvent)
74  val perfEventsHc        = Vec(numPCntHc * coreParams.L2NBanks, new PerfEvent)
75  val retiredInstr = UInt(3.W)
76  val frontendInfo = new Bundle {
77    val ibufFull  = Bool()
78    val bpuInfo = new Bundle {
79      val bpRight = UInt(XLEN.W)
80      val bpWrong = UInt(XLEN.W)
81    }
82  }
83  val ctrlInfo = new Bundle {
84    val robFull   = Bool()
85    val intdqFull = Bool()
86    val fpdqFull  = Bool()
87    val lsdqFull  = Bool()
88  }
89  val memInfo = new Bundle {
90    val sqFull = Bool()
91    val lqFull = Bool()
92    val dcacheMSHRFull = Bool()
93  }
94
95  val cacheInfo = new Bundle {
96    val l2MSHRFull = Bool()
97    val l3MSHRFull = Bool()
98    val l2nAcquire = UInt(XLEN.W)
99    val l2nAcquireMiss = UInt(XLEN.W)
100    val l3nAcquire = UInt(XLEN.W)
101    val l3nAcquireMiss = UInt(XLEN.W)
102  }
103}
104
105class CSRFileIO(implicit p: Parameters) extends XSBundle {
106  val hartId = Input(UInt(8.W))
107  // output (for func === CSROpType.jmp)
108  val perf = Input(new PerfCounterIO)
109  val isPerfCnt = Output(Bool())
110  // to FPU
111  val fpu = Flipped(new FpuCsrIO)
112  // from rob
113  val exception = Flipped(ValidIO(new ExceptionInfo))
114  // to ROB
115  val isXRet = Output(Bool())
116  val trapTarget = Output(UInt(VAddrBits.W))
117  val interrupt = Output(Bool())
118  val wfi_event = Output(Bool())
119  // from LSQ
120  val memExceptionVAddr = Input(UInt(VAddrBits.W))
121  // from outside cpu,externalInterrupt
122  val externalInterrupt = new ExternalInterruptIO
123  // TLB
124  val tlb = Output(new TlbCsrBundle)
125  // Debug Mode
126  // val singleStep = Output(Bool())
127  val debugMode = Output(Bool())
128  // to Fence to disable sfence
129  val disableSfence = Output(Bool())
130  // Custom microarchiture ctrl signal
131  val customCtrl = Output(new CustomCSRCtrlIO)
132  // distributed csr write
133  val distributedUpdate = Vec(2, Flipped(new DistributedCSRUpdateReq))
134}
135
136class CSR(implicit p: Parameters) extends FunctionUnit with HasCSRConst with PMPMethod with PMAMethod with HasTriggerConst
137{
138  val csrio = IO(new CSRFileIO)
139
140  val cfIn = io.in.bits.uop.cf
141  val cfOut = Wire(new CtrlFlow)
142  cfOut := cfIn
143  val flushPipe = Wire(Bool())
144
145  val (valid, src1, src2, func) = (
146    io.in.valid,
147    io.in.bits.src(0),
148    io.in.bits.uop.ctrl.imm,
149    io.in.bits.uop.ctrl.fuOpType
150  )
151
152  // CSR define
153
154  class Priv extends Bundle {
155    val m = Output(Bool())
156    val h = Output(Bool())
157    val s = Output(Bool())
158    val u = Output(Bool())
159  }
160
161  val csrNotImplemented = RegInit(UInt(XLEN.W), 0.U)
162
163  class DcsrStruct extends Bundle {
164    val xdebugver = Output(UInt(2.W))
165    val zero4 = Output(UInt(2.W))
166    val zero3 = Output(UInt(12.W))
167    val ebreakm = Output(Bool())
168    val ebreakh = Output(Bool())
169    val ebreaks = Output(Bool())
170    val ebreaku = Output(Bool())
171    val stepie = Output(Bool()) // 0
172    val stopcycle = Output(Bool())
173    val stoptime = Output(Bool())
174    val cause = Output(UInt(3.W))
175    val v = Output(Bool()) // 0
176    val mprven = Output(Bool())
177    val nmip = Output(Bool())
178    val step = Output(Bool())
179    val prv = Output(UInt(2.W))
180  }
181
182  class MstatusStruct extends Bundle {
183    val sd = Output(UInt(1.W))
184
185    val pad1 = if (XLEN == 64) Output(UInt(25.W)) else null
186    val mbe  = if (XLEN == 64) Output(UInt(1.W)) else null
187    val sbe  = if (XLEN == 64) Output(UInt(1.W)) else null
188    val sxl  = if (XLEN == 64) Output(UInt(2.W))  else null
189    val uxl  = if (XLEN == 64) Output(UInt(2.W))  else null
190    val pad0 = if (XLEN == 64) Output(UInt(9.W))  else Output(UInt(8.W))
191
192    val tsr = Output(UInt(1.W))
193    val tw = Output(UInt(1.W))
194    val tvm = Output(UInt(1.W))
195    val mxr = Output(UInt(1.W))
196    val sum = Output(UInt(1.W))
197    val mprv = Output(UInt(1.W))
198    val xs = Output(UInt(2.W))
199    val fs = Output(UInt(2.W))
200    val mpp = Output(UInt(2.W))
201    val hpp = Output(UInt(2.W))
202    val spp = Output(UInt(1.W))
203    val pie = new Priv
204    val ie = new Priv
205    assert(this.getWidth == XLEN)
206
207    def ube = pie.h // a little ugly
208    def ube_(r: UInt): Unit = {
209      pie.h := r(0)
210    }
211  }
212
213  class Interrupt extends Bundle {
214//  val d = Output(Bool())    // Debug
215    val e = new Priv
216    val t = new Priv
217    val s = new Priv
218  }
219
220  // Debug CSRs
221  val dcsr = RegInit(UInt(32.W), 0x4000b000.U)
222  val dpc = Reg(UInt(64.W))
223  val dscratch = Reg(UInt(64.W))
224  val dscratch1 = Reg(UInt(64.W))
225  val debugMode = RegInit(false.B)
226  val debugIntrEnable = RegInit(true.B)
227  csrio.debugMode := debugMode
228
229  val dpcPrev = RegNext(dpc)
230  XSDebug(dpcPrev =/= dpc, "Debug Mode: dpc is altered! Current is %x, previous is %x\n", dpc, dpcPrev)
231
232  // dcsr value table
233  // | debugver | 0100
234  // | zero     | 10 bits of 0
235  // | ebreakvs | 0
236  // | ebreakvu | 0
237  // | ebreakm  | 1 if ebreak enters debug
238  // | zero     | 0
239  // | ebreaks  |
240  // | ebreaku  |
241  // | stepie   | disable interrupts in singlestep
242  // | stopcount| stop counter, 0
243  // | stoptime | stop time, 0
244  // | cause    | 3 bits read only
245  // | v        | 0
246  // | mprven   | 1
247  // | nmip     | read only
248  // | step     |
249  // | prv      | 2 bits
250
251  val dcsrData = Wire(new DcsrStruct)
252  dcsrData := dcsr.asTypeOf(new DcsrStruct)
253  val dcsrMask = ZeroExt(GenMask(15) | GenMask(13, 11) | GenMask(4) | GenMask(2, 0), XLEN)// Dcsr write mask
254  def dcsrUpdateSideEffect(dcsr: UInt): UInt = {
255    val dcsrOld = WireInit(dcsr.asTypeOf(new DcsrStruct))
256    val dcsrNew = dcsr | (dcsrOld.prv(0) | dcsrOld.prv(1)).asUInt // turn 10 priv into 11
257    dcsrNew
258  }
259  // csrio.singleStep := dcsrData.step
260  csrio.customCtrl.singlestep := dcsrData.step && !debugMode
261
262  // Trigger CSRs
263
264  val type_config = Array(
265    0.U -> I_Trigger, 1.U -> I_Trigger,
266    2.U -> S_Trigger, 3.U -> S_Trigger,
267    4.U -> L_Trigger, 5.U -> L_Trigger, // No.5 Load Trigger
268    6.U -> I_Trigger, 7.U -> S_Trigger,
269    8.U -> I_Trigger, 9.U -> L_Trigger
270  )
271  def TypeLookup(select: UInt) = MuxLookup(select, I_Trigger, type_config)
272
273  val tdata1Phy = RegInit(VecInit(List.fill(10) {(2L << 60L).U(64.W)})) // init ttype 2
274  val tdata2Phy = Reg(Vec(10, UInt(64.W)))
275  val tselectPhy = RegInit(0.U(4.W))
276  val tinfo = RegInit(2.U(64.W))
277  val tControlPhy = RegInit(0.U(64.W))
278  val triggerAction = RegInit(false.B)
279
280  def ReadTdata1(rdata: UInt) = rdata | Cat(triggerAction, 0.U(12.W)) // fix action
281  def WriteTdata1(wdata: UInt): UInt = {
282    val tdata1 = WireInit(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle))
283    val wdata_wire = WireInit(wdata.asTypeOf(new TdataBundle))
284    val tdata1_new = WireInit(wdata.asTypeOf(new TdataBundle))
285    XSDebug(src2(11, 0) === Tdata1.U && valid && func =/= CSROpType.jmp, p"Debug Mode: tdata1(${tselectPhy})is written, the actual value is ${wdata}\n")
286//    tdata1_new.hit := wdata(20)
287    tdata1_new.ttype := tdata1.ttype
288    tdata1_new.dmode := 0.U // Mux(debugMode, wdata_wire.dmode, tdata1.dmode)
289    tdata1_new.maskmax := 0.U
290    tdata1_new.hit := 0.U
291    tdata1_new.select := (TypeLookup(tselectPhy) === I_Trigger) && wdata_wire.select
292    when(wdata_wire.action <= 1.U){
293      triggerAction := tdata1_new.action(0)
294    } .otherwise{
295      tdata1_new.action := tdata1.action
296    }
297    tdata1_new.timing := false.B // hardwire this because we have singlestep
298    tdata1_new.zero1 := 0.U
299    tdata1_new.zero2 := 0.U
300    tdata1_new.chain := !tselectPhy(0) && wdata_wire.chain
301    when(wdata_wire.matchType =/= 0.U && wdata_wire.matchType =/= 2.U && wdata_wire.matchType =/= 3.U) {
302      tdata1_new.matchType := tdata1.matchType
303    }
304    tdata1_new.sizehi := Mux(wdata_wire.select && TypeLookup(tselectPhy) === I_Trigger, 0.U, 1.U)
305    tdata1_new.sizelo:= Mux(wdata_wire.select && TypeLookup(tselectPhy) === I_Trigger, 3.U, 1.U)
306    tdata1_new.execute := TypeLookup(tselectPhy) === I_Trigger
307    tdata1_new.store := TypeLookup(tselectPhy) === S_Trigger
308    tdata1_new.load := TypeLookup(tselectPhy) === L_Trigger
309    tdata1_new.asUInt
310  }
311
312  def WriteTselect(wdata: UInt) = {
313    Mux(wdata < 10.U, wdata(3, 0), tselectPhy)
314  }
315
316  val tcontrolWriteMask = ZeroExt(GenMask(3) | GenMask(7), XLEN)
317
318
319  def GenTdataDistribute(tdata1: TdataBundle, tdata2: UInt): MatchTriggerIO = {
320    val res = Wire(new MatchTriggerIO)
321    res.matchType := tdata1.matchType
322    res.select := tdata1.select
323    res.timing := tdata1.timing
324    res.action := triggerAction
325    res.chain := tdata1.chain
326    res.tdata2 := tdata2
327    res
328  }
329
330  csrio.customCtrl.frontend_trigger.t.bits.addr := MuxLookup(tselectPhy, 0.U, Seq(
331    0.U -> 0.U,
332    1.U -> 1.U,
333    6.U -> 2.U,
334    8.U -> 3.U
335  ))
336  csrio.customCtrl.mem_trigger.t.bits.addr := MuxLookup(tselectPhy, 0.U, Seq(
337    2.U -> 0.U,
338    3.U -> 1.U,
339    4.U -> 2.U,
340    5.U -> 3.U,
341    7.U -> 4.U,
342    9.U -> 5.U
343  ))
344  csrio.customCtrl.frontend_trigger.t.bits.tdata := GenTdataDistribute(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle), tdata2Phy(tselectPhy))
345  csrio.customCtrl.mem_trigger.t.bits.tdata := GenTdataDistribute(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle), tdata2Phy(tselectPhy))
346
347  // Machine-Level CSRs
348  // mtvec: {BASE (WARL), MODE (WARL)} where mode is 0 or 1
349  val mtvecMask = ~(0x2.U(XLEN.W))
350  val mtvec = RegInit(UInt(XLEN.W), 0.U)
351  val mcounteren = RegInit(UInt(XLEN.W), 0.U)
352  val mcause = RegInit(UInt(XLEN.W), 0.U)
353  val mtval = RegInit(UInt(XLEN.W), 0.U)
354  val mepc = Reg(UInt(XLEN.W))
355  // Page 36 in riscv-priv: The low bit of mepc (mepc[0]) is always zero.
356  val mepcMask = ~(0x1.U(XLEN.W))
357
358  val mie = RegInit(0.U(XLEN.W))
359  val mipWire = WireInit(0.U.asTypeOf(new Interrupt))
360  val mipReg  = RegInit(0.U(XLEN.W))
361  val mipFixMask = ZeroExt(GenMask(9) | GenMask(5) | GenMask(1), XLEN)
362  val mip = (mipWire.asUInt | mipReg).asTypeOf(new Interrupt)
363
364  def getMisaMxl(mxl: BigInt): BigInt = mxl << (XLEN - 2)
365  def getMisaExt(ext: Char): Long = 1 << (ext.toInt - 'a'.toInt)
366  var extList = List('a', 's', 'i', 'u')
367  if (HasMExtension) { extList = extList :+ 'm' }
368  if (HasCExtension) { extList = extList :+ 'c' }
369  if (HasFPU) { extList = extList ++ List('f', 'd') }
370  val misaInitVal = getMisaMxl(2) | extList.foldLeft(0L)((sum, i) => sum | getMisaExt(i)) //"h8000000000141105".U
371  val misa = RegInit(UInt(XLEN.W), misaInitVal.U)
372
373  // MXL = 2          | 0 | EXT = b 00 0000 0100 0001 0001 0000 0101
374  // (XLEN-1, XLEN-2) |   |(25, 0)  ZY XWVU TSRQ PONM LKJI HGFE DCBA
375
376  val mvendorid = RegInit(UInt(XLEN.W), 0.U) // this is a non-commercial implementation
377  val marchid = RegInit(UInt(XLEN.W), 25.U) // architecture id for XiangShan is 25; see https://github.com/riscv/riscv-isa-manual/blob/master/marchid.md
378  val mimpid = RegInit(UInt(XLEN.W), 0.U) // provides a unique encoding of the version of the processor implementation
379  val mhartid = Reg(UInt(XLEN.W)) // the hardware thread running the code
380  when (RegNext(RegNext(reset.asBool) && !reset.asBool)) {
381    mhartid := csrio.hartId
382  }
383  val mconfigptr = RegInit(UInt(XLEN.W), 0.U) // the read-only pointer pointing to the platform config structure, 0 for not supported.
384  val mstatus = RegInit("ha00002000".U(XLEN.W))
385
386  // mstatus Value Table
387  // | sd   |
388  // | pad1 |
389  // | sxl  | hardlinked to 10, use 00 to pass xv6 test
390  // | uxl  | hardlinked to 10
391  // | pad0 |
392  // | tsr  |
393  // | tw   |
394  // | tvm  |
395  // | mxr  |
396  // | sum  |
397  // | mprv |
398  // | xs   | 00 |
399  // | fs   | 01 |
400  // | mpp  | 00 |
401  // | hpp  | 00 |
402  // | spp  | 0 |
403  // | pie  | 0000 | pie.h is used as UBE
404  // | ie   | 0000 | uie hardlinked to 0, as N ext is not implemented
405
406  val mstatusStruct = mstatus.asTypeOf(new MstatusStruct)
407  def mstatusUpdateSideEffect(mstatus: UInt): UInt = {
408    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
409    val mstatusNew = Cat(mstatusOld.xs === "b11".U || mstatusOld.fs === "b11".U, mstatus(XLEN-2, 0))
410    mstatusNew
411  }
412
413  val mstatusWMask = (~ZeroExt((
414    GenMask(XLEN - 2, 36) | // WPRI
415    GenMask(35, 32)       | // SXL and UXL cannot be changed
416    GenMask(31, 23)       | // WPRI
417    GenMask(16, 15)       | // XS is read-only
418    GenMask(10, 9)        | // WPRI
419    GenMask(6)            | // WPRI
420    GenMask(2)              // WPRI
421  ), 64)).asUInt
422  val mstatusMask = (~ZeroExt((
423    GenMask(XLEN - 2, 36) | // WPRI
424    GenMask(31, 23)       | // WPRI
425    GenMask(10, 9)        | // WPRI
426    GenMask(6)            | // WPRI
427    GenMask(2)              // WPRI
428  ), 64)).asUInt
429
430  val medeleg = RegInit(UInt(XLEN.W), 0.U)
431  val mideleg = RegInit(UInt(XLEN.W), 0.U)
432  val mscratch = RegInit(UInt(XLEN.W), 0.U)
433
434  // PMP Mapping
435  val pmp = Wire(Vec(NumPMP, new PMPEntry())) // just used for method parameter
436  val pma = Wire(Vec(NumPMA, new PMPEntry())) // just used for method parameter
437  val pmpMapping = pmp_gen_mapping(pmp_init, NumPMP, PmpcfgBase, PmpaddrBase, pmp)
438  val pmaMapping = pmp_gen_mapping(pma_init, NumPMA, PmacfgBase, PmaaddrBase, pma)
439
440  // Superviser-Level CSRs
441
442  // val sstatus = RegInit(UInt(XLEN.W), "h00000000".U)
443  val sstatusWmask = "hc6122".U(XLEN.W)
444  // Sstatus Write Mask
445  // -------------------------------------------------------
446  //    19           9   5     2
447  // 0  1100 0000 0001 0010 0010
448  // 0  c    0    1    2    2
449  // -------------------------------------------------------
450  val sstatusRmask = sstatusWmask | "h8000000300018000".U
451  // Sstatus Read Mask = (SSTATUS_WMASK | (0xf << 13) | (1ull << 63) | (3ull << 32))
452  // stvec: {BASE (WARL), MODE (WARL)} where mode is 0 or 1
453  val stvecMask = ~(0x2.U(XLEN.W))
454  val stvec = RegInit(UInt(XLEN.W), 0.U)
455  // val sie = RegInit(0.U(XLEN.W))
456  val sieMask = "h222".U & mideleg
457  val sipMask = "h222".U & mideleg
458  val sipWMask = "h2".U(XLEN.W) // ssip is writeable in smode
459  val satp = if(EnbaleTlbDebug) RegInit(UInt(XLEN.W), "h8000000000087fbe".U) else RegInit(0.U(XLEN.W))
460  // val satp = RegInit(UInt(XLEN.W), "h8000000000087fbe".U) // only use for tlb naive debug
461  // val satpMask = "h80000fffffffffff".U(XLEN.W) // disable asid, mode can only be 8 / 0
462  // TODO: use config to control the length of asid
463  // val satpMask = "h8fffffffffffffff".U(XLEN.W) // enable asid, mode can only be 8 / 0
464  val satpMask = Cat("h8".U(Satp_Mode_len.W), satp_part_wmask(Satp_Asid_len, AsidLength), satp_part_wmask(Satp_Addr_len, PAddrBits-12))
465  val sepc = RegInit(UInt(XLEN.W), 0.U)
466  // Page 60 in riscv-priv: The low bit of sepc (sepc[0]) is always zero.
467  val sepcMask = ~(0x1.U(XLEN.W))
468  val scause = RegInit(UInt(XLEN.W), 0.U)
469  val stval = Reg(UInt(XLEN.W))
470  val sscratch = RegInit(UInt(XLEN.W), 0.U)
471  val scounteren = RegInit(UInt(XLEN.W), 0.U)
472
473  // sbpctl
474  // Bits 0-7: {LOOP, RAS, SC, TAGE, BIM, BTB, uBTB}
475  val sbpctl = RegInit(UInt(XLEN.W), "h7f".U)
476  csrio.customCtrl.bp_ctrl.ubtb_enable := sbpctl(0)
477  csrio.customCtrl.bp_ctrl.btb_enable  := sbpctl(1)
478  csrio.customCtrl.bp_ctrl.bim_enable  := sbpctl(2)
479  csrio.customCtrl.bp_ctrl.tage_enable := sbpctl(3)
480  csrio.customCtrl.bp_ctrl.sc_enable   := sbpctl(4)
481  csrio.customCtrl.bp_ctrl.ras_enable  := sbpctl(5)
482  csrio.customCtrl.bp_ctrl.loop_enable := sbpctl(6)
483
484  // spfctl Bit 0: L1I Cache Prefetcher Enable
485  // spfctl Bit 1: L2Cache Prefetcher Enable
486  // spfctl Bit 2: L1D Cache Prefetcher Enable
487  // spfctl Bit 3: L1D train prefetch on hit
488  // spfctl Bit 4: L1D prefetch enable agt
489  // spfctl Bit 5: L1D prefetch enable pht
490  // turn on L2 BOP, turn off L1 SMS by default
491  val spfctl = RegInit(UInt(XLEN.W), "b11011".U)
492  csrio.customCtrl.l1I_pf_enable := spfctl(0)
493  csrio.customCtrl.l2_pf_enable := spfctl(1)
494  csrio.customCtrl.l1D_pf_enable := spfctl(2)
495  csrio.customCtrl.l1D_pf_train_on_hit := spfctl(3)
496  csrio.customCtrl.l1D_pf_enable_agt := spfctl(4)
497  csrio.customCtrl.l1D_pf_enable_pht := spfctl(5)
498
499  // sfetchctl Bit 0: L1I Cache Parity check enable
500  val sfetchctl = RegInit(UInt(XLEN.W), "b0".U)
501  csrio.customCtrl.icache_parity_enable := sfetchctl(0)
502
503  // sdsid: Differentiated Services ID
504  val sdsid = RegInit(UInt(XLEN.W), 0.U)
505  csrio.customCtrl.dsid := sdsid
506
507  // slvpredctl: load violation predict settings
508  // Default reset period: 2^16
509  // Why this number: reset more frequently while keeping the overhead low
510  // Overhead: extra two redirections in every 64K cycles => ~0.1% overhead
511  val slvpredctl = RegInit(UInt(XLEN.W), "h60".U)
512  csrio.customCtrl.lvpred_disable := slvpredctl(0)
513  csrio.customCtrl.no_spec_load := slvpredctl(1)
514  csrio.customCtrl.storeset_wait_store := slvpredctl(2)
515  csrio.customCtrl.storeset_no_fast_wakeup := slvpredctl(3)
516  csrio.customCtrl.lvpred_timeout := slvpredctl(8, 4)
517
518  //  smblockctl: memory block configurations
519  //  +------------------------------+---+----+----+-----+--------+
520  //  |XLEN-1                       8| 7 | 6  | 5  |  4  |3      0|
521  //  +------------------------------+---+----+----+-----+--------+
522  //  |           Reserved           | O | CE | SP | LVC |   Th   |
523  //  +------------------------------+---+----+----+-----+--------+
524  //  Description:
525  //  Bit 3-0   : Store buffer flush threshold (Th).
526  //  Bit 4     : Enable load violation check after reset (LVC).
527  //  Bit 5     : Enable soft-prefetch after reset (SP).
528  //  Bit 6     : Enable cache error after reset (CE).
529  //  Bit 7     : Enable uncache write outstanding (O).
530  //  Others    : Reserved.
531
532  val smblockctl_init_val =
533    (0xf & StoreBufferThreshold) |
534    (EnableLdVioCheckAfterReset.toInt << 4) |
535    (EnableSoftPrefetchAfterReset.toInt << 5) |
536    (EnableCacheErrorAfterReset.toInt << 6)
537    (EnableUncacheWriteOutstanding.toInt << 7)
538  val smblockctl = RegInit(UInt(XLEN.W), smblockctl_init_val.U)
539  csrio.customCtrl.sbuffer_threshold := smblockctl(3, 0)
540  // bits 4: enable load load violation check
541  csrio.customCtrl.ldld_vio_check_enable := smblockctl(4)
542  csrio.customCtrl.soft_prefetch_enable := smblockctl(5)
543  csrio.customCtrl.cache_error_enable := smblockctl(6)
544  csrio.customCtrl.uncache_write_outstanding_enable := smblockctl(7)
545
546  println("CSR smblockctl init value:")
547  println("  Store buffer replace threshold: " + StoreBufferThreshold)
548  println("  Enable ld-ld vio check after reset: " + EnableLdVioCheckAfterReset)
549  println("  Enable soft prefetch after reset: " + EnableSoftPrefetchAfterReset)
550  println("  Enable cache error after reset: " + EnableCacheErrorAfterReset)
551  println("  Enable uncache write outstanding: " + EnableUncacheWriteOutstanding)
552
553  val srnctl = RegInit(UInt(XLEN.W), "h7".U)
554  csrio.customCtrl.fusion_enable := srnctl(0)
555  csrio.customCtrl.svinval_enable := srnctl(1)
556  csrio.customCtrl.wfi_enable := srnctl(2)
557
558  val tlbBundle = Wire(new TlbCsrBundle)
559  tlbBundle.satp.apply(satp)
560
561  csrio.tlb := tlbBundle
562
563  // User-Level CSRs
564  val uepc = Reg(UInt(XLEN.W))
565
566  // fcsr
567  class FcsrStruct extends Bundle {
568    val reserved = UInt((XLEN-3-5).W)
569    val frm = UInt(3.W)
570    val fflags = UInt(5.W)
571    assert(this.getWidth == XLEN)
572  }
573  val fcsr = RegInit(0.U(XLEN.W))
574  // set mstatus->sd and mstatus->fs when true
575  val csrw_dirty_fp_state = WireInit(false.B)
576
577  def frm_wfn(wdata: UInt): UInt = {
578    val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct))
579    csrw_dirty_fp_state := true.B
580    fcsrOld.frm := wdata(2,0)
581    fcsrOld.asUInt
582  }
583  def frm_rfn(rdata: UInt): UInt = rdata(7,5)
584
585  def fflags_wfn(update: Boolean)(wdata: UInt): UInt = {
586    val fcsrOld = fcsr.asTypeOf(new FcsrStruct)
587    val fcsrNew = WireInit(fcsrOld)
588    csrw_dirty_fp_state := true.B
589    if (update) {
590      fcsrNew.fflags := wdata(4,0) | fcsrOld.fflags
591    } else {
592      fcsrNew.fflags := wdata(4,0)
593    }
594    fcsrNew.asUInt
595  }
596  def fflags_rfn(rdata:UInt): UInt = rdata(4,0)
597
598  def fcsr_wfn(wdata: UInt): UInt = {
599    val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct))
600    csrw_dirty_fp_state := true.B
601    Cat(fcsrOld.reserved, wdata.asTypeOf(fcsrOld).frm, wdata.asTypeOf(fcsrOld).fflags)
602  }
603
604  val fcsrMapping = Map(
605    MaskedRegMap(Fflags, fcsr, wfn = fflags_wfn(update = false), rfn = fflags_rfn),
606    MaskedRegMap(Frm, fcsr, wfn = frm_wfn, rfn = frm_rfn),
607    MaskedRegMap(Fcsr, fcsr, wfn = fcsr_wfn)
608  )
609
610  // Hart Priviledge Mode
611  val priviledgeMode = RegInit(UInt(2.W), ModeM)
612
613  //val perfEventscounten = List.fill(nrPerfCnts)(RegInit(false(Bool())))
614  // Perf Counter
615  val nrPerfCnts = 29  // 3...31
616  val priviledgeModeOH = UIntToOH(priviledgeMode)
617  val perfEventscounten = RegInit(0.U.asTypeOf(Vec(nrPerfCnts, Bool())))
618  val perfCnts   = List.fill(nrPerfCnts)(RegInit(0.U(XLEN.W)))
619  val perfEvents = List.fill(8)(RegInit("h0000000000".U(XLEN.W))) ++
620                   List.fill(8)(RegInit("h4010040100".U(XLEN.W))) ++
621                   List.fill(8)(RegInit("h8020080200".U(XLEN.W))) ++
622                   List.fill(5)(RegInit("hc0300c0300".U(XLEN.W)))
623  for (i <-0 until nrPerfCnts) {
624    perfEventscounten(i) := (Cat(perfEvents(i)(62),perfEvents(i)(61),(perfEvents(i)(61,60))) & priviledgeModeOH).orR
625  }
626
627  val hpmEvents = Wire(Vec(numPCntHc * coreParams.L2NBanks, new PerfEvent))
628  for (i <- 0 until numPCntHc * coreParams.L2NBanks) {
629    hpmEvents(i) := csrio.perf.perfEventsHc(i)
630  }
631
632  val csrevents = perfEvents.slice(24, 29)
633  val hpm_hc = HPerfMonitor(csrevents, hpmEvents)
634  val mcountinhibit = RegInit(0.U(XLEN.W))
635  val mcycle = RegInit(0.U(XLEN.W))
636  mcycle := mcycle + 1.U
637  val minstret = RegInit(0.U(XLEN.W))
638  val perf_events = csrio.perf.perfEventsFrontend ++
639                    csrio.perf.perfEventsCtrl ++
640                    csrio.perf.perfEventsLsu ++
641                    hpm_hc.getPerf
642  minstret := minstret + RegNext(csrio.perf.retiredInstr)
643  for(i <- 0 until 29){
644    perfCnts(i) := Mux(mcountinhibit(i+3) | !perfEventscounten(i), perfCnts(i), perfCnts(i) + perf_events(i).value)
645  }
646
647  // CSR reg map
648  val basicPrivMapping = Map(
649
650    //--- User Trap Setup ---
651    // MaskedRegMap(Ustatus, ustatus),
652    // MaskedRegMap(Uie, uie, 0.U, MaskedRegMap.Unwritable),
653    // MaskedRegMap(Utvec, utvec),
654
655    //--- User Trap Handling ---
656    // MaskedRegMap(Uscratch, uscratch),
657    // MaskedRegMap(Uepc, uepc),
658    // MaskedRegMap(Ucause, ucause),
659    // MaskedRegMap(Utval, utval),
660    // MaskedRegMap(Uip, uip),
661
662    //--- User Counter/Timers ---
663    // MaskedRegMap(Cycle, cycle),
664    // MaskedRegMap(Time, time),
665    // MaskedRegMap(Instret, instret),
666
667    //--- Supervisor Trap Setup ---
668    MaskedRegMap(Sstatus, mstatus, sstatusWmask, mstatusUpdateSideEffect, sstatusRmask),
669    // MaskedRegMap(Sedeleg, Sedeleg),
670    // MaskedRegMap(Sideleg, Sideleg),
671    MaskedRegMap(Sie, mie, sieMask, MaskedRegMap.NoSideEffect, sieMask),
672    MaskedRegMap(Stvec, stvec, stvecMask, MaskedRegMap.NoSideEffect, stvecMask),
673    MaskedRegMap(Scounteren, scounteren),
674
675    //--- Supervisor Trap Handling ---
676    MaskedRegMap(Sscratch, sscratch),
677    MaskedRegMap(Sepc, sepc, sepcMask, MaskedRegMap.NoSideEffect, sepcMask),
678    MaskedRegMap(Scause, scause),
679    MaskedRegMap(Stval, stval),
680    MaskedRegMap(Sip, mip.asUInt, sipWMask, MaskedRegMap.Unwritable, sipMask),
681
682    //--- Supervisor Protection and Translation ---
683    MaskedRegMap(Satp, satp, satpMask, MaskedRegMap.NoSideEffect, satpMask),
684
685    //--- Supervisor Custom Read/Write Registers
686    MaskedRegMap(Sbpctl, sbpctl),
687    MaskedRegMap(Spfctl, spfctl),
688    MaskedRegMap(Sfetchctl, sfetchctl),
689    MaskedRegMap(Sdsid, sdsid),
690    MaskedRegMap(Slvpredctl, slvpredctl),
691    MaskedRegMap(Smblockctl, smblockctl),
692    MaskedRegMap(Srnctl, srnctl),
693
694    //--- Machine Information Registers ---
695    MaskedRegMap(Mvendorid, mvendorid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
696    MaskedRegMap(Marchid, marchid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
697    MaskedRegMap(Mimpid, mimpid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
698    MaskedRegMap(Mhartid, mhartid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
699    MaskedRegMap(Mconfigptr, mconfigptr, 0.U(XLEN.W), MaskedRegMap.Unwritable),
700
701    //--- Machine Trap Setup ---
702    MaskedRegMap(Mstatus, mstatus, mstatusWMask, mstatusUpdateSideEffect, mstatusMask),
703    MaskedRegMap(Misa, misa, 0.U, MaskedRegMap.Unwritable), // now whole misa is unchangeable
704    MaskedRegMap(Medeleg, medeleg, "hb3ff".U(XLEN.W)),
705    MaskedRegMap(Mideleg, mideleg, "h222".U(XLEN.W)),
706    MaskedRegMap(Mie, mie),
707    MaskedRegMap(Mtvec, mtvec, mtvecMask, MaskedRegMap.NoSideEffect, mtvecMask),
708    MaskedRegMap(Mcounteren, mcounteren),
709
710    //--- Machine Trap Handling ---
711    MaskedRegMap(Mscratch, mscratch),
712    MaskedRegMap(Mepc, mepc, mepcMask, MaskedRegMap.NoSideEffect, mepcMask),
713    MaskedRegMap(Mcause, mcause),
714    MaskedRegMap(Mtval, mtval),
715    MaskedRegMap(Mip, mip.asUInt, 0.U(XLEN.W), MaskedRegMap.Unwritable),
716
717    //--- Trigger ---
718    MaskedRegMap(Tselect, tselectPhy, WritableMask, WriteTselect),
719    MaskedRegMap(Tdata1, tdata1Phy(tselectPhy), WritableMask, WriteTdata1, WritableMask, ReadTdata1),
720    MaskedRegMap(Tdata2, tdata2Phy(tselectPhy)),
721    MaskedRegMap(Tinfo, tinfo, 0.U(XLEN.W), MaskedRegMap.Unwritable),
722    MaskedRegMap(Tcontrol, tControlPhy, tcontrolWriteMask),
723
724    //--- Debug Mode ---
725    MaskedRegMap(Dcsr, dcsr, dcsrMask, dcsrUpdateSideEffect),
726    MaskedRegMap(Dpc, dpc),
727    MaskedRegMap(Dscratch, dscratch),
728    MaskedRegMap(Dscratch1, dscratch1),
729    MaskedRegMap(Mcountinhibit, mcountinhibit),
730    MaskedRegMap(Mcycle, mcycle),
731    MaskedRegMap(Minstret, minstret),
732  )
733
734  val perfCntMapping = (0 until 29).map(i => {Map(
735    MaskedRegMap(addr = Mhpmevent3 +i,
736                 reg  = perfEvents(i),
737                 wmask = "hf87fff3fcff3fcff".U(XLEN.W)),
738    MaskedRegMap(addr = Mhpmcounter3 +i,
739                 reg  = perfCnts(i))
740  )}).fold(Map())((a,b) => a ++ b)
741  // TODO: mechanism should be implemented later
742  // val MhpmcounterStart = Mhpmcounter3
743  // val MhpmeventStart   = Mhpmevent3
744  // for (i <- 0 until nrPerfCnts) {
745  //   perfCntMapping += MaskedRegMap(MhpmcounterStart + i, perfCnts(i))
746  //   perfCntMapping += MaskedRegMap(MhpmeventStart + i, perfEvents(i))
747  // }
748
749  val cacheopRegs = CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
750    name -> RegInit(0.U(attribute("width").toInt.W))
751  }}
752  val cacheopMapping = CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
753    MaskedRegMap(
754      Scachebase + attribute("offset").toInt,
755      cacheopRegs(name)
756    )
757  }}
758
759  val mapping = basicPrivMapping ++
760                perfCntMapping ++
761                pmpMapping ++
762                pmaMapping ++
763                (if (HasFPU) fcsrMapping else Nil) ++
764                (if (HasCustomCSRCacheOp) cacheopMapping else Nil)
765
766  val addr = src2(11, 0)
767  val csri = ZeroExt(src2(16, 12), XLEN)
768  val rdata = Wire(UInt(XLEN.W))
769  val wdata = LookupTree(func, List(
770    CSROpType.wrt  -> src1,
771    CSROpType.set  -> (rdata | src1),
772    CSROpType.clr  -> (rdata & (~src1).asUInt),
773    CSROpType.wrti -> csri,
774    CSROpType.seti -> (rdata | csri),
775    CSROpType.clri -> (rdata & (~csri).asUInt)
776  ))
777
778  val addrInPerfCnt = (addr >= Mcycle.U) && (addr <= Mhpmcounter31.U) ||
779    (addr >= Mcountinhibit.U) && (addr <= Mhpmevent31.U) ||
780    addr === Mip.U
781  csrio.isPerfCnt := addrInPerfCnt && valid && func =/= CSROpType.jmp
782
783  // satp wen check
784  val satpLegalMode = (wdata.asTypeOf(new SatpStruct).mode===0.U) || (wdata.asTypeOf(new SatpStruct).mode===8.U)
785
786  // csr access check, special case
787  val tvmNotPermit = (priviledgeMode === ModeS && mstatusStruct.tvm.asBool)
788  val accessPermitted = !(addr === Satp.U && tvmNotPermit)
789  csrio.disableSfence := tvmNotPermit
790
791  // general CSR wen check
792  val wen = valid && func =/= CSROpType.jmp && (addr=/=Satp.U || satpLegalMode)
793  val dcsrPermitted = dcsrPermissionCheck(addr, false.B, debugMode)
794  val triggerPermitted = triggerPermissionCheck(addr, true.B, debugMode) // todo dmode
795  val modePermitted = csrAccessPermissionCheck(addr, false.B, priviledgeMode) && dcsrPermitted && triggerPermitted
796  val perfcntPermitted = perfcntPermissionCheck(addr, priviledgeMode, mcounteren, scounteren)
797  val permitted = Mux(addrInPerfCnt, perfcntPermitted, modePermitted) && accessPermitted
798
799  MaskedRegMap.generate(mapping, addr, rdata, wen && permitted, wdata)
800  io.out.bits.data := rdata
801  io.out.bits.uop := io.in.bits.uop
802  io.out.bits.uop.cf := cfOut
803  io.out.bits.uop.ctrl.flushPipe := flushPipe
804
805  // send distribute csr a w signal
806  csrio.customCtrl.distribute_csr.w.valid := wen && permitted
807  csrio.customCtrl.distribute_csr.w.bits.data := wdata
808  csrio.customCtrl.distribute_csr.w.bits.addr := addr
809
810  // Fix Mip/Sip write
811  val fixMapping = Map(
812    MaskedRegMap(Mip, mipReg.asUInt, mipFixMask),
813    MaskedRegMap(Sip, mipReg.asUInt, sipWMask, MaskedRegMap.NoSideEffect, sipMask)
814  )
815  val rdataFix = Wire(UInt(XLEN.W))
816  val wdataFix = LookupTree(func, List(
817    CSROpType.wrt  -> src1,
818    CSROpType.set  -> (rdataFix | src1),
819    CSROpType.clr  -> (rdataFix & (~src1).asUInt),
820    CSROpType.wrti -> csri,
821    CSROpType.seti -> (rdataFix | csri),
822    CSROpType.clri -> (rdataFix & (~csri).asUInt)
823  ))
824  MaskedRegMap.generate(fixMapping, addr, rdataFix, wen && permitted, wdataFix)
825
826  when (RegNext(csrio.fpu.fflags.valid)) {
827    fcsr := fflags_wfn(update = true)(RegNext(csrio.fpu.fflags.bits))
828  }
829  // set fs and sd in mstatus
830  when (csrw_dirty_fp_state || RegNext(csrio.fpu.dirty_fs)) {
831    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
832    mstatusNew.fs := "b11".U
833    mstatusNew.sd := true.B
834    mstatus := mstatusNew.asUInt
835  }
836  csrio.fpu.frm := fcsr.asTypeOf(new FcsrStruct).frm
837
838
839  // Trigger Ctrl
840  csrio.customCtrl.trigger_enable := tdata1Phy.map{t =>
841    def tdata1 = t.asTypeOf(new TdataBundle)
842    tdata1.m && priviledgeMode === ModeM ||
843    tdata1.s && priviledgeMode === ModeS || tdata1.u && priviledgeMode === ModeU
844  }
845  csrio.customCtrl.frontend_trigger.t.valid := RegNext(wen && (addr === Tdata1.U || addr === Tdata2.U) && TypeLookup(tselectPhy) === I_Trigger)
846  csrio.customCtrl.mem_trigger.t.valid := RegNext(wen && (addr === Tdata1.U || addr === Tdata2.U) && TypeLookup(tselectPhy) =/= I_Trigger)
847  XSDebug(csrio.customCtrl.trigger_enable.asUInt.orR, p"Debug Mode: At least 1 trigger is enabled," +
848    p"trigger enable is ${Binary(csrio.customCtrl.trigger_enable.asUInt)}\n")
849
850  // CSR inst decode
851  val isEbreak = addr === privEbreak && func === CSROpType.jmp
852  val isEcall  = addr === privEcall  && func === CSROpType.jmp
853  val isMret   = addr === privMret   && func === CSROpType.jmp
854  val isSret   = addr === privSret   && func === CSROpType.jmp
855  val isUret   = addr === privUret   && func === CSROpType.jmp
856  val isDret   = addr === privDret   && func === CSROpType.jmp
857  val isWFI    = func === CSROpType.wfi
858
859  XSDebug(wen, "csr write: pc %x addr %x rdata %x wdata %x func %x\n", cfIn.pc, addr, rdata, wdata, func)
860  XSDebug(wen, "pc %x mstatus %x mideleg %x medeleg %x mode %x\n", cfIn.pc, mstatus, mideleg , medeleg, priviledgeMode)
861
862  // Illegal priviledged operation list
863  val illegalMret = valid && isMret && priviledgeMode < ModeM
864  val illegalSret = valid && isSret && priviledgeMode < ModeS
865  val illegalSModeSret = valid && isSret && priviledgeMode === ModeS && mstatusStruct.tsr.asBool
866  // When TW=1, then if WFI is executed in any less-privileged mode,
867  // and it does not complete within an implementation-specific, bounded time limit,
868  // the WFI instruction causes an illegal instruction exception.
869  // The time limit may always be 0, in which case WFI always causes
870  // an illegal instruction exception in less-privileged modes when TW=1.
871  val illegalWFI = valid && isWFI && priviledgeMode < ModeM && mstatusStruct.tw === 1.U
872
873  // Illegal priviledged instruction check
874  val isIllegalAddr = valid && CSROpType.needAccess(func) && MaskedRegMap.isIllegalAddr(mapping, addr)
875  val isIllegalAccess = wen && !permitted
876  val isIllegalPrivOp = illegalMret || illegalSret || illegalSModeSret || illegalWFI
877
878  // expose several csr bits for tlb
879  tlbBundle.priv.mxr   := mstatusStruct.mxr.asBool
880  tlbBundle.priv.sum   := mstatusStruct.sum.asBool
881  tlbBundle.priv.imode := priviledgeMode
882  tlbBundle.priv.dmode := Mux(debugMode && dcsr.asTypeOf(new DcsrStruct).mprven, ModeM, Mux(mstatusStruct.mprv.asBool, mstatusStruct.mpp, priviledgeMode))
883
884  // Branch control
885  val retTarget = Wire(UInt(VAddrBits.W))
886  val resetSatp = addr === Satp.U && wen // write to satp will cause the pipeline be flushed
887  flushPipe := resetSatp || (valid && func === CSROpType.jmp && !isEcall && !isEbreak)
888
889  retTarget := DontCare
890  // val illegalEret = TODO
891
892  when (valid && isDret) {
893    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
894    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
895    val dcsrNew = WireInit(dcsr.asTypeOf(new DcsrStruct))
896    val debugModeNew = WireInit(debugMode)
897    when (dcsr.asTypeOf(new DcsrStruct).prv =/= ModeM) {mstatusNew.mprv := 0.U} //If the new privilege mode is less privileged than M-mode, MPRV in mstatus is cleared.
898    mstatus := mstatusNew.asUInt
899    priviledgeMode := dcsrNew.prv
900    retTarget := dpc(VAddrBits-1, 0)
901    debugModeNew := false.B
902    debugIntrEnable := true.B
903    debugMode := debugModeNew
904    XSDebug("Debug Mode: Dret executed, returning to %x.", retTarget)
905  }
906
907  when (valid && isMret && !illegalMret) {
908    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
909    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
910    mstatusNew.ie.m := mstatusOld.pie.m
911    priviledgeMode := mstatusOld.mpp
912    mstatusNew.pie.m := true.B
913    mstatusNew.mpp := ModeU
914    when (mstatusOld.mpp =/= ModeM) { mstatusNew.mprv := 0.U }
915    mstatus := mstatusNew.asUInt
916    // lr := false.B
917    retTarget := mepc(VAddrBits-1, 0)
918  }
919
920  when (valid && isSret && !illegalSret && !illegalSModeSret) {
921    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
922    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
923    mstatusNew.ie.s := mstatusOld.pie.s
924    priviledgeMode := Cat(0.U(1.W), mstatusOld.spp)
925    mstatusNew.pie.s := true.B
926    mstatusNew.spp := ModeU
927    mstatus := mstatusNew.asUInt
928    when (mstatusOld.spp =/= ModeM) { mstatusNew.mprv := 0.U }
929    // lr := false.B
930    retTarget := sepc(VAddrBits-1, 0)
931  }
932
933  when (valid && isUret) {
934    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
935    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
936    // mstatusNew.mpp.m := ModeU //TODO: add mode U
937    mstatusNew.ie.u := mstatusOld.pie.u
938    priviledgeMode := ModeU
939    mstatusNew.pie.u := true.B
940    mstatus := mstatusNew.asUInt
941    retTarget := uepc(VAddrBits-1, 0)
942  }
943
944  io.in.ready := true.B
945  io.out.valid := valid
946
947  val ebreakCauseException = (priviledgeMode === ModeM && dcsrData.ebreakm) || (priviledgeMode === ModeS && dcsrData.ebreaks) || (priviledgeMode === ModeU && dcsrData.ebreaku)
948
949  val csrExceptionVec = WireInit(cfIn.exceptionVec)
950  csrExceptionVec(breakPoint) := io.in.valid && isEbreak && (ebreakCauseException || debugMode)
951  csrExceptionVec(ecallM) := priviledgeMode === ModeM && io.in.valid && isEcall
952  csrExceptionVec(ecallS) := priviledgeMode === ModeS && io.in.valid && isEcall
953  csrExceptionVec(ecallU) := priviledgeMode === ModeU && io.in.valid && isEcall
954  // Trigger an illegal instr exception when:
955  // * unimplemented csr is being read/written
956  // * csr access is illegal
957  csrExceptionVec(illegalInstr) := isIllegalAddr || isIllegalAccess || isIllegalPrivOp
958  cfOut.exceptionVec := csrExceptionVec
959
960  XSDebug(io.in.valid && isEbreak, s"Debug Mode: an Ebreak is executed, ebreak cause exception ? ${ebreakCauseException}\n")
961
962  /**
963    * Exception and Intr
964    */
965  val ideleg =  (mideleg & mip.asUInt)
966  def priviledgedEnableDetect(x: Bool): Bool = Mux(x, ((priviledgeMode === ModeS) && mstatusStruct.ie.s) || (priviledgeMode < ModeS),
967    ((priviledgeMode === ModeM) && mstatusStruct.ie.m) || (priviledgeMode < ModeM))
968
969  val debugIntr = csrio.externalInterrupt.debug & debugIntrEnable
970  XSDebug(debugIntr, "Debug Mode: debug interrupt is asserted and valid!")
971  // send interrupt information to ROB
972  val intrVecEnable = Wire(Vec(12, Bool()))
973  val disableInterrupt = debugMode || (dcsrData.step && !dcsrData.stepie)
974  intrVecEnable.zip(ideleg.asBools).map{case(x,y) => x := priviledgedEnableDetect(y) && !disableInterrupt}
975  val intrVec = Cat(debugIntr && !debugMode, (mie(11,0) & mip.asUInt & intrVecEnable.asUInt))
976  val intrBitSet = intrVec.orR
977  csrio.interrupt := intrBitSet
978  // Page 45 in RISC-V Privileged Specification
979  // The WFI instruction can also be executed when interrupts are disabled. The operation of WFI
980  // must be unaffected by the global interrupt bits in mstatus (MIE and SIE) and the delegation
981  // register mideleg, but should honor the individual interrupt enables (e.g, MTIE).
982  csrio.wfi_event := debugIntr || (mie(11, 0) & mip.asUInt).orR
983  mipWire.t.m := csrio.externalInterrupt.mtip
984  mipWire.s.m := csrio.externalInterrupt.msip
985  mipWire.e.m := csrio.externalInterrupt.meip
986  mipWire.e.s := csrio.externalInterrupt.seip
987
988  // interrupts
989  val intrNO = IntPriority.foldRight(0.U)((i: Int, sum: UInt) => Mux(intrVec(i), i.U, sum))
990  val raiseIntr = csrio.exception.valid && csrio.exception.bits.isInterrupt
991  val ivmEnable = tlbBundle.priv.imode < ModeM && satp.asTypeOf(new SatpStruct).mode === 8.U
992  val iexceptionPC = Mux(ivmEnable, SignExt(csrio.exception.bits.uop.cf.pc, XLEN), csrio.exception.bits.uop.cf.pc)
993  val dvmEnable = tlbBundle.priv.dmode < ModeM && satp.asTypeOf(new SatpStruct).mode === 8.U
994  val dexceptionPC = Mux(dvmEnable, SignExt(csrio.exception.bits.uop.cf.pc, XLEN), csrio.exception.bits.uop.cf.pc)
995  XSDebug(raiseIntr, "interrupt: pc=0x%x, %d\n", dexceptionPC, intrNO)
996  val raiseDebugIntr = intrNO === IRQ_DEBUG.U && raiseIntr
997
998  // exceptions
999  val raiseException = csrio.exception.valid && !csrio.exception.bits.isInterrupt
1000  val hasInstrPageFault = csrio.exception.bits.uop.cf.exceptionVec(instrPageFault) && raiseException
1001  val hasLoadPageFault = csrio.exception.bits.uop.cf.exceptionVec(loadPageFault) && raiseException
1002  val hasStorePageFault = csrio.exception.bits.uop.cf.exceptionVec(storePageFault) && raiseException
1003  val hasStoreAddrMisaligned = csrio.exception.bits.uop.cf.exceptionVec(storeAddrMisaligned) && raiseException
1004  val hasLoadAddrMisaligned = csrio.exception.bits.uop.cf.exceptionVec(loadAddrMisaligned) && raiseException
1005  val hasInstrAccessFault = csrio.exception.bits.uop.cf.exceptionVec(instrAccessFault) && raiseException
1006  val hasLoadAccessFault = csrio.exception.bits.uop.cf.exceptionVec(loadAccessFault) && raiseException
1007  val hasStoreAccessFault = csrio.exception.bits.uop.cf.exceptionVec(storeAccessFault) && raiseException
1008  val hasbreakPoint = csrio.exception.bits.uop.cf.exceptionVec(breakPoint) && raiseException
1009  val hasSingleStep = csrio.exception.bits.uop.ctrl.singleStep && raiseException
1010  val hasTriggerHit = (csrio.exception.bits.uop.cf.trigger.hit) && raiseException
1011
1012  XSDebug(hasSingleStep, "Debug Mode: single step exception\n")
1013  XSDebug(hasTriggerHit, p"Debug Mode: trigger hit, is frontend? ${Binary(csrio.exception.bits.uop.cf.trigger.frontendHit.asUInt)} " +
1014    p"backend hit vec ${Binary(csrio.exception.bits.uop.cf.trigger.backendHit.asUInt)}\n")
1015
1016  val raiseExceptionVec = csrio.exception.bits.uop.cf.exceptionVec
1017  val regularExceptionNO = ExceptionNO.priorities.foldRight(0.U)((i: Int, sum: UInt) => Mux(raiseExceptionVec(i), i.U, sum))
1018  val exceptionNO = Mux(hasSingleStep || hasTriggerHit, 3.U, regularExceptionNO)
1019  val causeNO = (raiseIntr << (XLEN-1)).asUInt | Mux(raiseIntr, intrNO, exceptionNO)
1020
1021  val raiseExceptionIntr = csrio.exception.valid
1022
1023  val raiseDebugExceptionIntr = !debugMode && (hasbreakPoint || raiseDebugIntr || hasSingleStep || hasTriggerHit && triggerAction) // TODO
1024  val ebreakEnterParkLoop = debugMode && raiseExceptionIntr
1025
1026  XSDebug(raiseExceptionIntr, "int/exc: pc %x int (%d):%x exc: (%d):%x\n",
1027    dexceptionPC, intrNO, intrVec, exceptionNO, raiseExceptionVec.asUInt
1028  )
1029  XSDebug(raiseExceptionIntr,
1030    "pc %x mstatus %x mideleg %x medeleg %x mode %x\n",
1031    dexceptionPC,
1032    mstatus,
1033    mideleg,
1034    medeleg,
1035    priviledgeMode
1036  )
1037
1038  // mtval write logic
1039  // Due to timing reasons of memExceptionVAddr, we delay the write of mtval and stval
1040  val memExceptionAddr = SignExt(csrio.memExceptionVAddr, XLEN)
1041  val updateTval = VecInit(Seq(
1042    hasInstrPageFault,
1043    hasLoadPageFault,
1044    hasStorePageFault,
1045    hasInstrAccessFault,
1046    hasLoadAccessFault,
1047    hasStoreAccessFault,
1048    hasLoadAddrMisaligned,
1049    hasStoreAddrMisaligned
1050  )).asUInt.orR
1051  when (RegNext(RegNext(updateTval))) {
1052      val tval = Mux(
1053        RegNext(RegNext(hasInstrPageFault || hasInstrAccessFault)),
1054        RegNext(RegNext(Mux(
1055          csrio.exception.bits.uop.cf.crossPageIPFFix,
1056          SignExt(csrio.exception.bits.uop.cf.pc + 2.U, XLEN),
1057          iexceptionPC
1058        ))),
1059        memExceptionAddr
1060    )
1061    when (RegNext(priviledgeMode === ModeM)) {
1062      mtval := tval
1063    }.otherwise {
1064      stval := tval
1065    }
1066  }
1067
1068  val debugTrapTarget = Mux(!isEbreak && debugMode, 0x38020808.U, 0x38020800.U) // 0x808 is when an exception occurs in debug mode prog buf exec
1069  val deleg = Mux(raiseIntr, mideleg , medeleg)
1070  // val delegS = ((deleg & (1 << (causeNO & 0xf))) != 0) && (priviledgeMode < ModeM);
1071  val delegS = deleg(causeNO(3,0)) && (priviledgeMode < ModeM)
1072  val clearTval = !updateTval || raiseIntr
1073  val isXRet = io.in.valid && func === CSROpType.jmp && !isEcall && !isEbreak
1074
1075  // ctrl block will use theses later for flush
1076  val isXRetFlag = RegInit(false.B)
1077  when (DelayN(io.redirectIn.valid, 5)) {
1078    isXRetFlag := false.B
1079  }.elsewhen (isXRet) {
1080    isXRetFlag := true.B
1081  }
1082  csrio.isXRet := isXRetFlag
1083  val retTargetReg = RegEnable(retTarget, isXRet)
1084
1085  val tvec = Mux(delegS, stvec, mtvec)
1086  val tvecBase = tvec(VAddrBits - 1, 2)
1087  // XRet sends redirect instead of Flush and isXRetFlag is true.B before redirect.valid.
1088  // ROB sends exception at T0 while CSR receives at T2.
1089  // We add a RegNext here and trapTarget is valid at T3.
1090  csrio.trapTarget := RegEnable(Mux(isXRetFlag,
1091    retTargetReg,
1092    Mux(raiseDebugExceptionIntr || ebreakEnterParkLoop, debugTrapTarget,
1093      // When MODE=Vectored, all synchronous exceptions into M/S mode
1094      // cause the pc to be set to the address in the BASE field, whereas
1095      // interrupts cause the pc to be set to the address in the BASE field
1096      // plus four times the interrupt cause number.
1097      Cat(tvecBase + Mux(tvec(0) && raiseIntr, causeNO(3, 0), 0.U), 0.U(2.W))
1098  )), isXRetFlag || csrio.exception.valid)
1099
1100  when (raiseExceptionIntr) {
1101    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
1102    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
1103    val dcsrNew = WireInit(dcsr.asTypeOf(new DcsrStruct))
1104    val debugModeNew = WireInit(debugMode)
1105
1106    when (raiseDebugExceptionIntr) {
1107      when (raiseDebugIntr) {
1108        debugModeNew := true.B
1109        mstatusNew.mprv := false.B
1110        dpc := iexceptionPC
1111        dcsrNew.cause := 3.U
1112        dcsrNew.prv := priviledgeMode
1113        priviledgeMode := ModeM
1114        XSDebug(raiseDebugIntr, "Debug Mode: Trap to %x at pc %x\n", debugTrapTarget, dpc)
1115      }.elsewhen ((hasbreakPoint || hasSingleStep) && !debugMode) {
1116        // ebreak or ss in running hart
1117        debugModeNew := true.B
1118        dpc := iexceptionPC
1119        dcsrNew.cause := Mux(hasTriggerHit, 2.U, Mux(hasbreakPoint, 1.U, 4.U))
1120        dcsrNew.prv := priviledgeMode // TODO
1121        priviledgeMode := ModeM
1122        mstatusNew.mprv := false.B
1123      }
1124      dcsr := dcsrNew.asUInt
1125      debugIntrEnable := false.B
1126    }.elsewhen (debugMode) {
1127      //do nothing
1128    }.elsewhen (delegS) {
1129      scause := causeNO
1130      sepc := Mux(hasInstrPageFault || hasInstrAccessFault, iexceptionPC, dexceptionPC)
1131      mstatusNew.spp := priviledgeMode
1132      mstatusNew.pie.s := mstatusOld.ie.s
1133      mstatusNew.ie.s := false.B
1134      priviledgeMode := ModeS
1135      when (clearTval) { stval := 0.U }
1136    }.otherwise {
1137      mcause := causeNO
1138      mepc := Mux(hasInstrPageFault || hasInstrAccessFault, iexceptionPC, dexceptionPC)
1139      mstatusNew.mpp := priviledgeMode
1140      mstatusNew.pie.m := mstatusOld.ie.m
1141      mstatusNew.ie.m := false.B
1142      priviledgeMode := ModeM
1143      when (clearTval) { mtval := 0.U }
1144    }
1145    mstatus := mstatusNew.asUInt
1146    debugMode := debugModeNew
1147  }
1148
1149  XSDebug(raiseExceptionIntr && delegS, "sepc is written!!! pc:%x\n", cfIn.pc)
1150
1151  // Distributed CSR update req
1152  //
1153  // For now we use it to implement customized cache op
1154  // It can be delayed if necessary
1155
1156  val delayedUpdate0 = DelayN(csrio.distributedUpdate(0), 2)
1157  val delayedUpdate1 = DelayN(csrio.distributedUpdate(1), 2)
1158  val distributedUpdateValid = delayedUpdate0.w.valid || delayedUpdate1.w.valid
1159  val distributedUpdateAddr = Mux(delayedUpdate0.w.valid,
1160    delayedUpdate0.w.bits.addr,
1161    delayedUpdate1.w.bits.addr
1162  )
1163  val distributedUpdateData = Mux(delayedUpdate0.w.valid,
1164    delayedUpdate0.w.bits.data,
1165    delayedUpdate1.w.bits.data
1166  )
1167
1168  assert(!(delayedUpdate0.w.valid && delayedUpdate1.w.valid))
1169
1170  when(distributedUpdateValid){
1171    // cacheopRegs can be distributed updated
1172    CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
1173      when((Scachebase + attribute("offset").toInt).U === distributedUpdateAddr){
1174        cacheopRegs(name) := distributedUpdateData
1175      }
1176    }}
1177  }
1178
1179  // Cache error debug support
1180  if(HasCustomCSRCacheOp){
1181    val cache_error_decoder = Module(new CSRCacheErrorDecoder)
1182    cache_error_decoder.io.encoded_cache_error := cacheopRegs("CACHE_ERROR")
1183  }
1184
1185  // Implicit add reset values for mepc[0] and sepc[0]
1186  // TODO: rewrite mepc and sepc using a struct-like style with the LSB always being 0
1187  when (RegNext(RegNext(reset.asBool) && !reset.asBool)) {
1188    mepc := Cat(mepc(XLEN - 1, 1), 0.U(1.W))
1189    sepc := Cat(sepc(XLEN - 1, 1), 0.U(1.W))
1190  }
1191
1192  def readWithScala(addr: Int): UInt = mapping(addr)._1
1193
1194  val difftestIntrNO = Mux(raiseIntr, causeNO, 0.U)
1195
1196  // Always instantiate basic difftest modules.
1197  if (env.AlwaysBasicDiff || env.EnableDifftest) {
1198    val difftest = Module(new DifftestArchEvent)
1199    difftest.io.clock := clock
1200    difftest.io.coreid := csrio.hartId
1201    difftest.io.intrNO := RegNext(RegNext(RegNext(difftestIntrNO)))
1202    difftest.io.cause  := RegNext(RegNext(RegNext(Mux(csrio.exception.valid, causeNO, 0.U))))
1203    difftest.io.exceptionPC := RegNext(RegNext(RegNext(dexceptionPC)))
1204    if (env.EnableDifftest) {
1205      difftest.io.exceptionInst := RegNext(RegNext(RegNext(csrio.exception.bits.uop.cf.instr)))
1206    }
1207  }
1208
1209  // Always instantiate basic difftest modules.
1210  if (env.AlwaysBasicDiff || env.EnableDifftest) {
1211    val difftest = Module(new DifftestCSRState)
1212    difftest.io.clock := clock
1213    difftest.io.coreid := csrio.hartId
1214    difftest.io.priviledgeMode := priviledgeMode
1215    difftest.io.mstatus := mstatus
1216    difftest.io.sstatus := mstatus & sstatusRmask
1217    difftest.io.mepc := mepc
1218    difftest.io.sepc := sepc
1219    difftest.io.mtval:= mtval
1220    difftest.io.stval:= stval
1221    difftest.io.mtvec := mtvec
1222    difftest.io.stvec := stvec
1223    difftest.io.mcause := mcause
1224    difftest.io.scause := scause
1225    difftest.io.satp := satp
1226    difftest.io.mip := mipReg
1227    difftest.io.mie := mie
1228    difftest.io.mscratch := mscratch
1229    difftest.io.sscratch := sscratch
1230    difftest.io.mideleg := mideleg
1231    difftest.io.medeleg := medeleg
1232  }
1233
1234  if(env.AlwaysBasicDiff || env.EnableDifftest) {
1235    val difftest = Module(new DifftestDebugMode)
1236    difftest.io.clock := clock
1237    difftest.io.coreid := csrio.hartId
1238    difftest.io.debugMode := debugMode
1239    difftest.io.dcsr := dcsr
1240    difftest.io.dpc := dpc
1241    difftest.io.dscratch0 := dscratch
1242    difftest.io.dscratch1 := dscratch1
1243  }
1244}
1245
1246class PFEvent(implicit p: Parameters) extends XSModule with HasCSRConst  {
1247  val io = IO(new Bundle {
1248    val distribute_csr = Flipped(new DistributedCSRIO())
1249    val hpmevent = Output(Vec(29, UInt(XLEN.W)))
1250  })
1251
1252  val w = io.distribute_csr.w
1253
1254  val perfEvents = List.fill(8)(RegInit("h0000000000".U(XLEN.W))) ++
1255                   List.fill(8)(RegInit("h4010040100".U(XLEN.W))) ++
1256                   List.fill(8)(RegInit("h8020080200".U(XLEN.W))) ++
1257                   List.fill(5)(RegInit("hc0300c0300".U(XLEN.W)))
1258
1259  val perfEventMapping = (0 until 29).map(i => {Map(
1260    MaskedRegMap(addr = Mhpmevent3 +i,
1261                 reg  = perfEvents(i),
1262                 wmask = "hf87fff3fcff3fcff".U(XLEN.W))
1263  )}).fold(Map())((a,b) => a ++ b)
1264
1265  val rdata = Wire(UInt(XLEN.W))
1266  MaskedRegMap.generate(perfEventMapping, w.bits.addr, rdata, w.valid, w.bits.data)
1267  for(i <- 0 until 29){
1268    io.hpmevent(i) := perfEvents(i)
1269  }
1270}
1271