xref: /XiangShan/src/main/scala/xiangshan/backend/fu/CSR.scala (revision 3c02ee8f82edea481fa8336c7f54ffc17fafba91)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.fu
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.util._
24import utility.MaskedRegMap.WritableMask
25import utils._
26import utility._
27import xiangshan.ExceptionNO._
28import xiangshan._
29import xiangshan.backend.fu.util._
30import xiangshan.cache._
31
32// Trigger Tdata1 bundles
33trait HasTriggerConst {
34  def I_Trigger = 0.U
35  def S_Trigger = 1.U
36  def L_Trigger = 2.U
37  def GenESL(triggerType: UInt) = Cat((triggerType === I_Trigger), (triggerType === S_Trigger), (triggerType === L_Trigger))
38}
39
40class TdataBundle extends Bundle {
41  val ttype = UInt(4.W)
42  val dmode = Bool()
43  val maskmax = UInt(6.W)
44  val zero1 = UInt(30.W)
45  val sizehi = UInt(2.W)
46  val hit = Bool()
47  val select = Bool()
48  val timing = Bool()
49  val sizelo = UInt(2.W)
50  val action = UInt(4.W)
51  val chain = Bool()
52  val matchType = UInt(4.W)
53  val m = Bool()
54  val zero2 = Bool()
55  val s = Bool()
56  val u = Bool()
57  val execute = Bool()
58  val store = Bool()
59  val load = Bool()
60}
61
62class FpuCsrIO extends Bundle {
63  val fflags = Output(Valid(UInt(5.W)))
64  val isIllegal = Output(Bool())
65  val dirty_fs = Output(Bool())
66  val frm = Input(UInt(3.W))
67}
68
69
70class PerfCounterIO(implicit p: Parameters) extends XSBundle {
71  val perfEventsFrontend  = Vec(numCSRPCntFrontend, new PerfEvent)
72  val perfEventsCtrl      = Vec(numCSRPCntCtrl, new PerfEvent)
73  val perfEventsLsu       = Vec(numCSRPCntLsu, new PerfEvent)
74  val perfEventsHc        = Vec(numPCntHc * coreParams.L2NBanks, new PerfEvent)
75  val retiredInstr = UInt(3.W)
76  val frontendInfo = new Bundle {
77    val ibufFull  = Bool()
78    val bpuInfo = new Bundle {
79      val bpRight = UInt(XLEN.W)
80      val bpWrong = UInt(XLEN.W)
81    }
82  }
83  val ctrlInfo = new Bundle {
84    val robFull   = Bool()
85    val intdqFull = Bool()
86    val fpdqFull  = Bool()
87    val lsdqFull  = Bool()
88  }
89  val memInfo = new Bundle {
90    val sqFull = Bool()
91    val lqFull = Bool()
92    val dcacheMSHRFull = Bool()
93  }
94
95  val cacheInfo = new Bundle {
96    val l2MSHRFull = Bool()
97    val l3MSHRFull = Bool()
98    val l2nAcquire = UInt(XLEN.W)
99    val l2nAcquireMiss = UInt(XLEN.W)
100    val l3nAcquire = UInt(XLEN.W)
101    val l3nAcquireMiss = UInt(XLEN.W)
102  }
103}
104
105class CSRFileIO(implicit p: Parameters) extends XSBundle {
106  val hartId = Input(UInt(8.W))
107  // output (for func === CSROpType.jmp)
108  val perf = Input(new PerfCounterIO)
109  val isPerfCnt = Output(Bool())
110  // to FPU
111  val fpu = Flipped(new FpuCsrIO)
112  // from rob
113  val exception = Flipped(ValidIO(new ExceptionInfo))
114  // to ROB
115  val isXRet = Output(Bool())
116  val trapTarget = Output(UInt(VAddrBits.W))
117  val interrupt = Output(Bool())
118  val wfi_event = Output(Bool())
119  // from LSQ
120  val memExceptionVAddr = Input(UInt(VAddrBits.W))
121  // from outside cpu,externalInterrupt
122  val externalInterrupt = new ExternalInterruptIO
123  // TLB
124  val tlb = Output(new TlbCsrBundle)
125  // Debug Mode
126  // val singleStep = Output(Bool())
127  val debugMode = Output(Bool())
128  // to Fence to disable sfence
129  val disableSfence = Output(Bool())
130  // Custom microarchiture ctrl signal
131  val customCtrl = Output(new CustomCSRCtrlIO)
132  // distributed csr write
133  val distributedUpdate = Vec(2, Flipped(new DistributedCSRUpdateReq))
134}
135
136class CSR(implicit p: Parameters) extends FunctionUnit with HasCSRConst with PMPMethod with PMAMethod with HasTriggerConst
137{
138  val csrio = IO(new CSRFileIO)
139
140  val cfIn = io.in.bits.uop.cf
141  val cfOut = Wire(new CtrlFlow)
142  cfOut := cfIn
143  val flushPipe = Wire(Bool())
144
145  val (valid, src1, src2, func) = (
146    io.in.valid,
147    io.in.bits.src(0),
148    io.in.bits.uop.ctrl.imm,
149    io.in.bits.uop.ctrl.fuOpType
150  )
151
152  // CSR define
153
154  class Priv extends Bundle {
155    val m = Output(Bool())
156    val h = Output(Bool())
157    val s = Output(Bool())
158    val u = Output(Bool())
159  }
160
161  val csrNotImplemented = RegInit(UInt(XLEN.W), 0.U)
162
163  class DcsrStruct extends Bundle {
164    val xdebugver = Output(UInt(2.W))
165    val zero4 = Output(UInt(2.W))
166    val zero3 = Output(UInt(12.W))
167    val ebreakm = Output(Bool())
168    val ebreakh = Output(Bool())
169    val ebreaks = Output(Bool())
170    val ebreaku = Output(Bool())
171    val stepie = Output(Bool()) // 0
172    val stopcycle = Output(Bool())
173    val stoptime = Output(Bool())
174    val cause = Output(UInt(3.W))
175    val v = Output(Bool()) // 0
176    val mprven = Output(Bool())
177    val nmip = Output(Bool())
178    val step = Output(Bool())
179    val prv = Output(UInt(2.W))
180  }
181
182  class MstatusStruct extends Bundle {
183    val sd = Output(UInt(1.W))
184
185    val pad1 = if (XLEN == 64) Output(UInt(25.W)) else null
186    val mbe  = if (XLEN == 64) Output(UInt(1.W)) else null
187    val sbe  = if (XLEN == 64) Output(UInt(1.W)) else null
188    val sxl  = if (XLEN == 64) Output(UInt(2.W))  else null
189    val uxl  = if (XLEN == 64) Output(UInt(2.W))  else null
190    val pad0 = if (XLEN == 64) Output(UInt(9.W))  else Output(UInt(8.W))
191
192    val tsr = Output(UInt(1.W))
193    val tw = Output(UInt(1.W))
194    val tvm = Output(UInt(1.W))
195    val mxr = Output(UInt(1.W))
196    val sum = Output(UInt(1.W))
197    val mprv = Output(UInt(1.W))
198    val xs = Output(UInt(2.W))
199    val fs = Output(UInt(2.W))
200    val mpp = Output(UInt(2.W))
201    val hpp = Output(UInt(2.W))
202    val spp = Output(UInt(1.W))
203    val pie = new Priv
204    val ie = new Priv
205    assert(this.getWidth == XLEN)
206
207    def ube = pie.h // a little ugly
208    def ube_(r: UInt): Unit = {
209      pie.h := r(0)
210    }
211  }
212
213  class Interrupt extends Bundle {
214//  val d = Output(Bool())    // Debug
215    val e = new Priv
216    val t = new Priv
217    val s = new Priv
218  }
219
220  // Debug CSRs
221  val dcsr = RegInit(UInt(32.W), 0x4000b000.U)
222  val dpc = Reg(UInt(64.W))
223  val dscratch = Reg(UInt(64.W))
224  val dscratch1 = Reg(UInt(64.W))
225  val debugMode = RegInit(false.B)
226  val debugIntrEnable = RegInit(true.B)
227  csrio.debugMode := debugMode
228
229  val dpcPrev = RegNext(dpc)
230  XSDebug(dpcPrev =/= dpc, "Debug Mode: dpc is altered! Current is %x, previous is %x\n", dpc, dpcPrev)
231
232  // dcsr value table
233  // | debugver | 0100
234  // | zero     | 10 bits of 0
235  // | ebreakvs | 0
236  // | ebreakvu | 0
237  // | ebreakm  | 1 if ebreak enters debug
238  // | zero     | 0
239  // | ebreaks  |
240  // | ebreaku  |
241  // | stepie   | disable interrupts in singlestep
242  // | stopcount| stop counter, 0
243  // | stoptime | stop time, 0
244  // | cause    | 3 bits read only
245  // | v        | 0
246  // | mprven   | 1
247  // | nmip     | read only
248  // | step     |
249  // | prv      | 2 bits
250
251  val dcsrData = Wire(new DcsrStruct)
252  dcsrData := dcsr.asTypeOf(new DcsrStruct)
253  val dcsrMask = ZeroExt(GenMask(15) | GenMask(13, 11) | GenMask(4) | GenMask(2, 0), XLEN)// Dcsr write mask
254  def dcsrUpdateSideEffect(dcsr: UInt): UInt = {
255    val dcsrOld = WireInit(dcsr.asTypeOf(new DcsrStruct))
256    val dcsrNew = dcsr | (dcsrOld.prv(0) | dcsrOld.prv(1)).asUInt // turn 10 priv into 11
257    dcsrNew
258  }
259  // csrio.singleStep := dcsrData.step
260  csrio.customCtrl.singlestep := dcsrData.step && !debugMode
261
262  // Trigger CSRs
263
264  val type_config = Array(
265    0.U -> I_Trigger, 1.U -> I_Trigger,
266    2.U -> S_Trigger, 3.U -> S_Trigger,
267    4.U -> L_Trigger, 5.U -> L_Trigger, // No.5 Load Trigger
268    6.U -> I_Trigger, 7.U -> S_Trigger,
269    8.U -> I_Trigger, 9.U -> L_Trigger
270  )
271  def TypeLookup(select: UInt) = MuxLookup(select, I_Trigger, type_config)
272
273  val tdata1Phy = RegInit(VecInit(List.fill(10) {(2L << 60L).U(64.W)})) // init ttype 2
274  val tdata2Phy = Reg(Vec(10, UInt(64.W)))
275  val tselectPhy = RegInit(0.U(4.W))
276  val tinfo = RegInit(2.U(64.W))
277  val tControlPhy = RegInit(0.U(64.W))
278  val triggerAction = RegInit(false.B)
279
280  def ReadTdata1(rdata: UInt) = rdata | Cat(triggerAction, 0.U(12.W)) // fix action
281  def WriteTdata1(wdata: UInt): UInt = {
282    val tdata1 = WireInit(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle))
283    val wdata_wire = WireInit(wdata.asTypeOf(new TdataBundle))
284    val tdata1_new = WireInit(wdata.asTypeOf(new TdataBundle))
285    XSDebug(src2(11, 0) === Tdata1.U && valid && func =/= CSROpType.jmp, p"Debug Mode: tdata1(${tselectPhy})is written, the actual value is ${wdata}\n")
286//    tdata1_new.hit := wdata(20)
287    tdata1_new.ttype := tdata1.ttype
288    tdata1_new.dmode := 0.U // Mux(debugMode, wdata_wire.dmode, tdata1.dmode)
289    tdata1_new.maskmax := 0.U
290    tdata1_new.hit := 0.U
291    tdata1_new.select := (TypeLookup(tselectPhy) === I_Trigger) && wdata_wire.select
292    when(wdata_wire.action <= 1.U){
293      triggerAction := tdata1_new.action(0)
294    } .otherwise{
295      tdata1_new.action := tdata1.action
296    }
297    tdata1_new.timing := false.B // hardwire this because we have singlestep
298    tdata1_new.zero1 := 0.U
299    tdata1_new.zero2 := 0.U
300    tdata1_new.chain := !tselectPhy(0) && wdata_wire.chain
301    when(wdata_wire.matchType =/= 0.U && wdata_wire.matchType =/= 2.U && wdata_wire.matchType =/= 3.U) {
302      tdata1_new.matchType := tdata1.matchType
303    }
304    tdata1_new.sizehi := Mux(wdata_wire.select && TypeLookup(tselectPhy) === I_Trigger, 0.U, 1.U)
305    tdata1_new.sizelo:= Mux(wdata_wire.select && TypeLookup(tselectPhy) === I_Trigger, 3.U, 1.U)
306    tdata1_new.execute := TypeLookup(tselectPhy) === I_Trigger
307    tdata1_new.store := TypeLookup(tselectPhy) === S_Trigger
308    tdata1_new.load := TypeLookup(tselectPhy) === L_Trigger
309    tdata1_new.asUInt
310  }
311
312  def WriteTselect(wdata: UInt) = {
313    Mux(wdata < 10.U, wdata(3, 0), tselectPhy)
314  }
315
316  val tcontrolWriteMask = ZeroExt(GenMask(3) | GenMask(7), XLEN)
317
318
319  def GenTdataDistribute(tdata1: TdataBundle, tdata2: UInt): MatchTriggerIO = {
320    val res = Wire(new MatchTriggerIO)
321    res.matchType := tdata1.matchType
322    res.select := tdata1.select
323    res.timing := tdata1.timing
324    res.action := triggerAction
325    res.chain := tdata1.chain
326    res.tdata2 := tdata2
327    res
328  }
329
330  csrio.customCtrl.frontend_trigger.t.bits.addr := MuxLookup(tselectPhy, 0.U, Seq(
331    0.U -> 0.U,
332    1.U -> 1.U,
333    6.U -> 2.U,
334    8.U -> 3.U
335  ))
336  csrio.customCtrl.mem_trigger.t.bits.addr := MuxLookup(tselectPhy, 0.U, Seq(
337    2.U -> 0.U,
338    3.U -> 1.U,
339    4.U -> 2.U,
340    5.U -> 3.U,
341    7.U -> 4.U,
342    9.U -> 5.U
343  ))
344  csrio.customCtrl.frontend_trigger.t.bits.tdata := GenTdataDistribute(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle), tdata2Phy(tselectPhy))
345  csrio.customCtrl.mem_trigger.t.bits.tdata := GenTdataDistribute(tdata1Phy(tselectPhy).asTypeOf(new TdataBundle), tdata2Phy(tselectPhy))
346
347  // Machine-Level CSRs
348  // mtvec: {BASE (WARL), MODE (WARL)} where mode is 0 or 1
349  val mtvecMask = ~(0x2.U(XLEN.W))
350  val mtvec = RegInit(UInt(XLEN.W), 0.U)
351  val mcounteren = RegInit(UInt(XLEN.W), 0.U)
352  val mcause = RegInit(UInt(XLEN.W), 0.U)
353  val mtval = RegInit(UInt(XLEN.W), 0.U)
354  val mepc = Reg(UInt(XLEN.W))
355  // Page 36 in riscv-priv: The low bit of mepc (mepc[0]) is always zero.
356  val mepcMask = ~(0x1.U(XLEN.W))
357
358  val mie = RegInit(0.U(XLEN.W))
359  val mipWire = WireInit(0.U.asTypeOf(new Interrupt))
360  val mipReg  = RegInit(0.U(XLEN.W))
361  val mipFixMask = ZeroExt(GenMask(9) | GenMask(5) | GenMask(1), XLEN)
362  val mip = (mipWire.asUInt | mipReg).asTypeOf(new Interrupt)
363
364  def getMisaMxl(mxl: Int): UInt = {mxl.U << (XLEN-2)}.asUInt
365  def getMisaExt(ext: Char): UInt = {1.U << (ext.toInt - 'a'.toInt)}.asUInt
366  var extList = List('a', 's', 'i', 'u')
367  if (HasMExtension) { extList = extList :+ 'm' }
368  if (HasCExtension) { extList = extList :+ 'c' }
369  if (HasFPU) { extList = extList ++ List('f', 'd') }
370  val misaInitVal = getMisaMxl(2) | extList.foldLeft(0.U)((sum, i) => sum | getMisaExt(i)) //"h8000000000141105".U
371  val misa = RegInit(UInt(XLEN.W), misaInitVal)
372
373  // MXL = 2          | 0 | EXT = b 00 0000 0100 0001 0001 0000 0101
374  // (XLEN-1, XLEN-2) |   |(25, 0)  ZY XWVU TSRQ PONM LKJI HGFE DCBA
375
376  val mvendorid = RegInit(UInt(XLEN.W), 0.U) // this is a non-commercial implementation
377  val marchid = RegInit(UInt(XLEN.W), 25.U) // architecture id for XiangShan is 25; see https://github.com/riscv/riscv-isa-manual/blob/master/marchid.md
378  val mimpid = RegInit(UInt(XLEN.W), 0.U) // provides a unique encoding of the version of the processor implementation
379  val mhartid = RegInit(UInt(XLEN.W), csrio.hartId) // the hardware thread running the code
380  val mconfigptr = RegInit(UInt(XLEN.W), 0.U) // the read-only pointer pointing to the platform config structure, 0 for not supported.
381  val mstatus = RegInit("ha00002000".U(XLEN.W))
382
383  // mstatus Value Table
384  // | sd   |
385  // | pad1 |
386  // | sxl  | hardlinked to 10, use 00 to pass xv6 test
387  // | uxl  | hardlinked to 10
388  // | pad0 |
389  // | tsr  |
390  // | tw   |
391  // | tvm  |
392  // | mxr  |
393  // | sum  |
394  // | mprv |
395  // | xs   | 00 |
396  // | fs   | 01 |
397  // | mpp  | 00 |
398  // | hpp  | 00 |
399  // | spp  | 0 |
400  // | pie  | 0000 | pie.h is used as UBE
401  // | ie   | 0000 | uie hardlinked to 0, as N ext is not implemented
402
403  val mstatusStruct = mstatus.asTypeOf(new MstatusStruct)
404  def mstatusUpdateSideEffect(mstatus: UInt): UInt = {
405    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
406    val mstatusNew = Cat(mstatusOld.xs === "b11".U || mstatusOld.fs === "b11".U, mstatus(XLEN-2, 0))
407    mstatusNew
408  }
409
410  val mstatusWMask = (~ZeroExt((
411    GenMask(XLEN - 2, 36) | // WPRI
412    GenMask(35, 32)       | // SXL and UXL cannot be changed
413    GenMask(31, 23)       | // WPRI
414    GenMask(16, 15)       | // XS is read-only
415    GenMask(10, 9)        | // WPRI
416    GenMask(6)            | // WPRI
417    GenMask(2)              // WPRI
418  ), 64)).asUInt
419  val mstatusMask = (~ZeroExt((
420    GenMask(XLEN - 2, 36) | // WPRI
421    GenMask(31, 23)       | // WPRI
422    GenMask(10, 9)        | // WPRI
423    GenMask(6)            | // WPRI
424    GenMask(2)              // WPRI
425  ), 64)).asUInt
426
427  val medeleg = RegInit(UInt(XLEN.W), 0.U)
428  val mideleg = RegInit(UInt(XLEN.W), 0.U)
429  val mscratch = RegInit(UInt(XLEN.W), 0.U)
430
431  // PMP Mapping
432  val pmp = Wire(Vec(NumPMP, new PMPEntry())) // just used for method parameter
433  val pma = Wire(Vec(NumPMA, new PMPEntry())) // just used for method parameter
434  val pmpMapping = pmp_gen_mapping(pmp_init, NumPMP, PmpcfgBase, PmpaddrBase, pmp)
435  val pmaMapping = pmp_gen_mapping(pma_init, NumPMA, PmacfgBase, PmaaddrBase, pma)
436
437  // Superviser-Level CSRs
438
439  // val sstatus = RegInit(UInt(XLEN.W), "h00000000".U)
440  val sstatusWmask = "hc6122".U(XLEN.W)
441  // Sstatus Write Mask
442  // -------------------------------------------------------
443  //    19           9   5     2
444  // 0  1100 0000 0001 0010 0010
445  // 0  c    0    1    2    2
446  // -------------------------------------------------------
447  val sstatusRmask = sstatusWmask | "h8000000300018000".U
448  // Sstatus Read Mask = (SSTATUS_WMASK | (0xf << 13) | (1ull << 63) | (3ull << 32))
449  // stvec: {BASE (WARL), MODE (WARL)} where mode is 0 or 1
450  val stvecMask = ~(0x2.U(XLEN.W))
451  val stvec = RegInit(UInt(XLEN.W), 0.U)
452  // val sie = RegInit(0.U(XLEN.W))
453  val sieMask = "h222".U & mideleg
454  val sipMask = "h222".U & mideleg
455  val sipWMask = "h2".U(XLEN.W) // ssip is writeable in smode
456  val satp = if(EnbaleTlbDebug) RegInit(UInt(XLEN.W), "h8000000000087fbe".U) else RegInit(0.U(XLEN.W))
457  // val satp = RegInit(UInt(XLEN.W), "h8000000000087fbe".U) // only use for tlb naive debug
458  // val satpMask = "h80000fffffffffff".U(XLEN.W) // disable asid, mode can only be 8 / 0
459  // TODO: use config to control the length of asid
460  // val satpMask = "h8fffffffffffffff".U(XLEN.W) // enable asid, mode can only be 8 / 0
461  val satpMask = Cat("h8".U(Satp_Mode_len.W), satp_part_wmask(Satp_Asid_len, AsidLength), satp_part_wmask(Satp_Addr_len, PAddrBits-12))
462  val sepc = RegInit(UInt(XLEN.W), 0.U)
463  // Page 60 in riscv-priv: The low bit of sepc (sepc[0]) is always zero.
464  val sepcMask = ~(0x1.U(XLEN.W))
465  val scause = RegInit(UInt(XLEN.W), 0.U)
466  val stval = Reg(UInt(XLEN.W))
467  val sscratch = RegInit(UInt(XLEN.W), 0.U)
468  val scounteren = RegInit(UInt(XLEN.W), 0.U)
469
470  // sbpctl
471  // Bits 0-7: {LOOP, RAS, SC, TAGE, BIM, BTB, uBTB}
472  val sbpctl = RegInit(UInt(XLEN.W), "h7f".U)
473  csrio.customCtrl.bp_ctrl.ubtb_enable := sbpctl(0)
474  csrio.customCtrl.bp_ctrl.btb_enable  := sbpctl(1)
475  csrio.customCtrl.bp_ctrl.bim_enable  := sbpctl(2)
476  csrio.customCtrl.bp_ctrl.tage_enable := sbpctl(3)
477  csrio.customCtrl.bp_ctrl.sc_enable   := sbpctl(4)
478  csrio.customCtrl.bp_ctrl.ras_enable  := sbpctl(5)
479  csrio.customCtrl.bp_ctrl.loop_enable := sbpctl(6)
480
481  // spfctl Bit 0: L1I Cache Prefetcher Enable
482  // spfctl Bit 1: L2Cache Prefetcher Enable
483  val spfctl = RegInit(UInt(XLEN.W), "b11".U)
484  csrio.customCtrl.l1I_pf_enable := spfctl(0)
485  csrio.customCtrl.l2_pf_enable := spfctl(1)
486
487  // sfetchctl Bit 0: L1I Cache Parity check enable
488  val sfetchctl = RegInit(UInt(XLEN.W), "b0".U)
489  csrio.customCtrl.icache_parity_enable := sfetchctl(0)
490
491  // sdsid: Differentiated Services ID
492  val sdsid = RegInit(UInt(XLEN.W), 0.U)
493  csrio.customCtrl.dsid := sdsid
494
495  // slvpredctl: load violation predict settings
496  // Default reset period: 2^16
497  // Why this number: reset more frequently while keeping the overhead low
498  // Overhead: extra two redirections in every 64K cycles => ~0.1% overhead
499  val slvpredctl = RegInit(UInt(XLEN.W), "h60".U)
500  csrio.customCtrl.lvpred_disable := slvpredctl(0)
501  csrio.customCtrl.no_spec_load := slvpredctl(1)
502  csrio.customCtrl.storeset_wait_store := slvpredctl(2)
503  csrio.customCtrl.storeset_no_fast_wakeup := slvpredctl(3)
504  csrio.customCtrl.lvpred_timeout := slvpredctl(8, 4)
505
506  //  smblockctl: memory block configurations
507  //  +------------------------------+---+----+----+-----+--------+
508  //  |XLEN-1                       8| 7 | 6  | 5  |  4  |3      0|
509  //  +------------------------------+---+----+----+-----+--------+
510  //  |           Reserved           | O | CE | SP | LVC |   Th   |
511  //  +------------------------------+---+----+----+-----+--------+
512  //  Description:
513  //  Bit 3-0   : Store buffer flush threshold (Th).
514  //  Bit 4     : Enable load violation check after reset (LVC).
515  //  Bit 5     : Enable soft-prefetch after reset (SP).
516  //  Bit 6     : Enable cache error after reset (CE).
517  //  Bit 7     : Enable uncache write outstanding (O).
518  //  Others    : Reserved.
519
520  val smblockctl_init_val =
521    ("hf".U & StoreBufferThreshold.U) |
522    (EnableLdVioCheckAfterReset.B.asUInt << 4) |
523    (EnableSoftPrefetchAfterReset.B.asUInt << 5) |
524    (EnableCacheErrorAfterReset.B.asUInt << 6) |
525    (EnableUncacheWriteOutstanding.B.asUInt << 7)
526  val smblockctl = RegInit(UInt(XLEN.W), smblockctl_init_val)
527  csrio.customCtrl.sbuffer_threshold := smblockctl(3, 0)
528  // bits 4: enable load load violation check
529  csrio.customCtrl.ldld_vio_check_enable := smblockctl(4)
530  csrio.customCtrl.soft_prefetch_enable := smblockctl(5)
531  csrio.customCtrl.cache_error_enable := smblockctl(6)
532  csrio.customCtrl.uncache_write_outstanding_enable := smblockctl(7)
533
534  println("CSR smblockctl init value:")
535  println("  Store buffer replace threshold: " + StoreBufferThreshold)
536  println("  Enable ld-ld vio check after reset: " + EnableLdVioCheckAfterReset)
537  println("  Enable soft prefetch after reset: " + EnableSoftPrefetchAfterReset)
538  println("  Enable cache error after reset: " + EnableCacheErrorAfterReset)
539  println("  Enable uncache write outstanding: " + EnableUncacheWriteOutstanding)
540
541  val srnctl = RegInit(UInt(XLEN.W), "h7".U)
542  csrio.customCtrl.fusion_enable := srnctl(0)
543  csrio.customCtrl.svinval_enable := srnctl(1)
544  csrio.customCtrl.wfi_enable := srnctl(2)
545
546  val tlbBundle = Wire(new TlbCsrBundle)
547  tlbBundle.satp.apply(satp)
548
549  csrio.tlb := tlbBundle
550
551  // User-Level CSRs
552  val uepc = Reg(UInt(XLEN.W))
553
554  // fcsr
555  class FcsrStruct extends Bundle {
556    val reserved = UInt((XLEN-3-5).W)
557    val frm = UInt(3.W)
558    val fflags = UInt(5.W)
559    assert(this.getWidth == XLEN)
560  }
561  val fcsr = RegInit(0.U(XLEN.W))
562  // set mstatus->sd and mstatus->fs when true
563  val csrw_dirty_fp_state = WireInit(false.B)
564
565  def frm_wfn(wdata: UInt): UInt = {
566    val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct))
567    csrw_dirty_fp_state := true.B
568    fcsrOld.frm := wdata(2,0)
569    fcsrOld.asUInt
570  }
571  def frm_rfn(rdata: UInt): UInt = rdata(7,5)
572
573  def fflags_wfn(update: Boolean)(wdata: UInt): UInt = {
574    val fcsrOld = fcsr.asTypeOf(new FcsrStruct)
575    val fcsrNew = WireInit(fcsrOld)
576    csrw_dirty_fp_state := true.B
577    if (update) {
578      fcsrNew.fflags := wdata(4,0) | fcsrOld.fflags
579    } else {
580      fcsrNew.fflags := wdata(4,0)
581    }
582    fcsrNew.asUInt
583  }
584  def fflags_rfn(rdata:UInt): UInt = rdata(4,0)
585
586  def fcsr_wfn(wdata: UInt): UInt = {
587    val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct))
588    csrw_dirty_fp_state := true.B
589    Cat(fcsrOld.reserved, wdata.asTypeOf(fcsrOld).frm, wdata.asTypeOf(fcsrOld).fflags)
590  }
591
592  val fcsrMapping = Map(
593    MaskedRegMap(Fflags, fcsr, wfn = fflags_wfn(update = false), rfn = fflags_rfn),
594    MaskedRegMap(Frm, fcsr, wfn = frm_wfn, rfn = frm_rfn),
595    MaskedRegMap(Fcsr, fcsr, wfn = fcsr_wfn)
596  )
597
598  // Hart Priviledge Mode
599  val priviledgeMode = RegInit(UInt(2.W), ModeM)
600
601  //val perfEventscounten = List.fill(nrPerfCnts)(RegInit(false(Bool())))
602  // Perf Counter
603  val nrPerfCnts = 29  // 3...31
604  val priviledgeModeOH = UIntToOH(priviledgeMode)
605  val perfEventscounten = RegInit(0.U.asTypeOf(Vec(nrPerfCnts, Bool())))
606  val perfCnts   = List.fill(nrPerfCnts)(RegInit(0.U(XLEN.W)))
607  val perfEvents = List.fill(8)(RegInit("h0000000000".U(XLEN.W))) ++
608                   List.fill(8)(RegInit("h4010040100".U(XLEN.W))) ++
609                   List.fill(8)(RegInit("h8020080200".U(XLEN.W))) ++
610                   List.fill(5)(RegInit("hc0300c0300".U(XLEN.W)))
611  for (i <-0 until nrPerfCnts) {
612    perfEventscounten(i) := (Cat(perfEvents(i)(62),perfEvents(i)(61),(perfEvents(i)(61,60))) & priviledgeModeOH).orR
613  }
614
615  val hpmEvents = Wire(Vec(numPCntHc * coreParams.L2NBanks, new PerfEvent))
616  for (i <- 0 until numPCntHc * coreParams.L2NBanks) {
617    hpmEvents(i) := csrio.perf.perfEventsHc(i)
618  }
619
620  val csrevents = perfEvents.slice(24, 29)
621  val hpm_hc = HPerfMonitor(csrevents, hpmEvents)
622  val mcountinhibit = RegInit(0.U(XLEN.W))
623  val mcycle = RegInit(0.U(XLEN.W))
624  mcycle := mcycle + 1.U
625  val minstret = RegInit(0.U(XLEN.W))
626  val perf_events = csrio.perf.perfEventsFrontend ++
627                    csrio.perf.perfEventsCtrl ++
628                    csrio.perf.perfEventsLsu ++
629                    hpm_hc.getPerf
630  minstret := minstret + RegNext(csrio.perf.retiredInstr)
631  for(i <- 0 until 29){
632    perfCnts(i) := Mux(mcountinhibit(i+3) | !perfEventscounten(i), perfCnts(i), perfCnts(i) + perf_events(i).value)
633  }
634
635  // CSR reg map
636  val basicPrivMapping = Map(
637
638    //--- User Trap Setup ---
639    // MaskedRegMap(Ustatus, ustatus),
640    // MaskedRegMap(Uie, uie, 0.U, MaskedRegMap.Unwritable),
641    // MaskedRegMap(Utvec, utvec),
642
643    //--- User Trap Handling ---
644    // MaskedRegMap(Uscratch, uscratch),
645    // MaskedRegMap(Uepc, uepc),
646    // MaskedRegMap(Ucause, ucause),
647    // MaskedRegMap(Utval, utval),
648    // MaskedRegMap(Uip, uip),
649
650    //--- User Counter/Timers ---
651    // MaskedRegMap(Cycle, cycle),
652    // MaskedRegMap(Time, time),
653    // MaskedRegMap(Instret, instret),
654
655    //--- Supervisor Trap Setup ---
656    MaskedRegMap(Sstatus, mstatus, sstatusWmask, mstatusUpdateSideEffect, sstatusRmask),
657    // MaskedRegMap(Sedeleg, Sedeleg),
658    // MaskedRegMap(Sideleg, Sideleg),
659    MaskedRegMap(Sie, mie, sieMask, MaskedRegMap.NoSideEffect, sieMask),
660    MaskedRegMap(Stvec, stvec, stvecMask, MaskedRegMap.NoSideEffect, stvecMask),
661    MaskedRegMap(Scounteren, scounteren),
662
663    //--- Supervisor Trap Handling ---
664    MaskedRegMap(Sscratch, sscratch),
665    MaskedRegMap(Sepc, sepc, sepcMask, MaskedRegMap.NoSideEffect, sepcMask),
666    MaskedRegMap(Scause, scause),
667    MaskedRegMap(Stval, stval),
668    MaskedRegMap(Sip, mip.asUInt, sipWMask, MaskedRegMap.Unwritable, sipMask),
669
670    //--- Supervisor Protection and Translation ---
671    MaskedRegMap(Satp, satp, satpMask, MaskedRegMap.NoSideEffect, satpMask),
672
673    //--- Supervisor Custom Read/Write Registers
674    MaskedRegMap(Sbpctl, sbpctl),
675    MaskedRegMap(Spfctl, spfctl),
676    MaskedRegMap(Sfetchctl, sfetchctl),
677    MaskedRegMap(Sdsid, sdsid),
678    MaskedRegMap(Slvpredctl, slvpredctl),
679    MaskedRegMap(Smblockctl, smblockctl),
680    MaskedRegMap(Srnctl, srnctl),
681
682    //--- Machine Information Registers ---
683    MaskedRegMap(Mvendorid, mvendorid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
684    MaskedRegMap(Marchid, marchid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
685    MaskedRegMap(Mimpid, mimpid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
686    MaskedRegMap(Mhartid, mhartid, 0.U(XLEN.W), MaskedRegMap.Unwritable),
687    MaskedRegMap(Mconfigptr, mconfigptr, 0.U(XLEN.W), MaskedRegMap.Unwritable),
688
689    //--- Machine Trap Setup ---
690    MaskedRegMap(Mstatus, mstatus, mstatusWMask, mstatusUpdateSideEffect, mstatusMask),
691    MaskedRegMap(Misa, misa, 0.U, MaskedRegMap.Unwritable), // now whole misa is unchangeable
692    MaskedRegMap(Medeleg, medeleg, "hb3ff".U(XLEN.W)),
693    MaskedRegMap(Mideleg, mideleg, "h222".U(XLEN.W)),
694    MaskedRegMap(Mie, mie),
695    MaskedRegMap(Mtvec, mtvec, mtvecMask, MaskedRegMap.NoSideEffect, mtvecMask),
696    MaskedRegMap(Mcounteren, mcounteren),
697
698    //--- Machine Trap Handling ---
699    MaskedRegMap(Mscratch, mscratch),
700    MaskedRegMap(Mepc, mepc, mepcMask, MaskedRegMap.NoSideEffect, mepcMask),
701    MaskedRegMap(Mcause, mcause),
702    MaskedRegMap(Mtval, mtval),
703    MaskedRegMap(Mip, mip.asUInt, 0.U(XLEN.W), MaskedRegMap.Unwritable),
704
705    //--- Trigger ---
706    MaskedRegMap(Tselect, tselectPhy, WritableMask, WriteTselect),
707    MaskedRegMap(Tdata1, tdata1Phy(tselectPhy), WritableMask, WriteTdata1, WritableMask, ReadTdata1),
708    MaskedRegMap(Tdata2, tdata2Phy(tselectPhy)),
709    MaskedRegMap(Tinfo, tinfo, 0.U(XLEN.W), MaskedRegMap.Unwritable),
710    MaskedRegMap(Tcontrol, tControlPhy, tcontrolWriteMask),
711
712    //--- Debug Mode ---
713    MaskedRegMap(Dcsr, dcsr, dcsrMask, dcsrUpdateSideEffect),
714    MaskedRegMap(Dpc, dpc),
715    MaskedRegMap(Dscratch, dscratch),
716    MaskedRegMap(Dscratch1, dscratch1),
717    MaskedRegMap(Mcountinhibit, mcountinhibit),
718    MaskedRegMap(Mcycle, mcycle),
719    MaskedRegMap(Minstret, minstret),
720  )
721
722  val perfCntMapping = (0 until 29).map(i => {Map(
723    MaskedRegMap(addr = Mhpmevent3 +i,
724                 reg  = perfEvents(i),
725                 wmask = "hf87fff3fcff3fcff".U(XLEN.W)),
726    MaskedRegMap(addr = Mhpmcounter3 +i,
727                 reg  = perfCnts(i))
728  )}).fold(Map())((a,b) => a ++ b)
729  // TODO: mechanism should be implemented later
730  // val MhpmcounterStart = Mhpmcounter3
731  // val MhpmeventStart   = Mhpmevent3
732  // for (i <- 0 until nrPerfCnts) {
733  //   perfCntMapping += MaskedRegMap(MhpmcounterStart + i, perfCnts(i))
734  //   perfCntMapping += MaskedRegMap(MhpmeventStart + i, perfEvents(i))
735  // }
736
737  val cacheopRegs = CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
738    name -> RegInit(0.U(attribute("width").toInt.W))
739  }}
740  val cacheopMapping = CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
741    MaskedRegMap(
742      Scachebase + attribute("offset").toInt,
743      cacheopRegs(name)
744    )
745  }}
746
747  val mapping = basicPrivMapping ++
748                perfCntMapping ++
749                pmpMapping ++
750                pmaMapping ++
751                (if (HasFPU) fcsrMapping else Nil) ++
752                (if (HasCustomCSRCacheOp) cacheopMapping else Nil)
753
754  val addr = src2(11, 0)
755  val csri = ZeroExt(src2(16, 12), XLEN)
756  val rdata = Wire(UInt(XLEN.W))
757  val wdata = LookupTree(func, List(
758    CSROpType.wrt  -> src1,
759    CSROpType.set  -> (rdata | src1),
760    CSROpType.clr  -> (rdata & (~src1).asUInt),
761    CSROpType.wrti -> csri,
762    CSROpType.seti -> (rdata | csri),
763    CSROpType.clri -> (rdata & (~csri).asUInt)
764  ))
765
766  val addrInPerfCnt = (addr >= Mcycle.U) && (addr <= Mhpmcounter31.U) ||
767    (addr >= Mcountinhibit.U) && (addr <= Mhpmevent31.U) ||
768    addr === Mip.U
769  csrio.isPerfCnt := addrInPerfCnt && valid && func =/= CSROpType.jmp
770
771  // satp wen check
772  val satpLegalMode = (wdata.asTypeOf(new SatpStruct).mode===0.U) || (wdata.asTypeOf(new SatpStruct).mode===8.U)
773
774  // csr access check, special case
775  val tvmNotPermit = (priviledgeMode === ModeS && mstatusStruct.tvm.asBool)
776  val accessPermitted = !(addr === Satp.U && tvmNotPermit)
777  csrio.disableSfence := tvmNotPermit
778
779  // general CSR wen check
780  val wen = valid && func =/= CSROpType.jmp && (addr=/=Satp.U || satpLegalMode)
781  val dcsrPermitted = dcsrPermissionCheck(addr, false.B, debugMode)
782  val triggerPermitted = triggerPermissionCheck(addr, true.B, debugMode) // todo dmode
783  val modePermitted = csrAccessPermissionCheck(addr, false.B, priviledgeMode) && dcsrPermitted && triggerPermitted
784  val perfcntPermitted = perfcntPermissionCheck(addr, priviledgeMode, mcounteren, scounteren)
785  val permitted = Mux(addrInPerfCnt, perfcntPermitted, modePermitted) && accessPermitted
786
787  MaskedRegMap.generate(mapping, addr, rdata, wen && permitted, wdata)
788  io.out.bits.data := rdata
789  io.out.bits.uop := io.in.bits.uop
790  io.out.bits.uop.cf := cfOut
791  io.out.bits.uop.ctrl.flushPipe := flushPipe
792
793  // send distribute csr a w signal
794  csrio.customCtrl.distribute_csr.w.valid := wen && permitted
795  csrio.customCtrl.distribute_csr.w.bits.data := wdata
796  csrio.customCtrl.distribute_csr.w.bits.addr := addr
797
798  // Fix Mip/Sip write
799  val fixMapping = Map(
800    MaskedRegMap(Mip, mipReg.asUInt, mipFixMask),
801    MaskedRegMap(Sip, mipReg.asUInt, sipWMask, MaskedRegMap.NoSideEffect, sipMask)
802  )
803  val rdataFix = Wire(UInt(XLEN.W))
804  val wdataFix = LookupTree(func, List(
805    CSROpType.wrt  -> src1,
806    CSROpType.set  -> (rdataFix | src1),
807    CSROpType.clr  -> (rdataFix & (~src1).asUInt),
808    CSROpType.wrti -> csri,
809    CSROpType.seti -> (rdataFix | csri),
810    CSROpType.clri -> (rdataFix & (~csri).asUInt)
811  ))
812  MaskedRegMap.generate(fixMapping, addr, rdataFix, wen && permitted, wdataFix)
813
814  when (RegNext(csrio.fpu.fflags.valid)) {
815    fcsr := fflags_wfn(update = true)(RegNext(csrio.fpu.fflags.bits))
816  }
817  // set fs and sd in mstatus
818  when (csrw_dirty_fp_state || RegNext(csrio.fpu.dirty_fs)) {
819    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
820    mstatusNew.fs := "b11".U
821    mstatusNew.sd := true.B
822    mstatus := mstatusNew.asUInt
823  }
824  csrio.fpu.frm := fcsr.asTypeOf(new FcsrStruct).frm
825
826
827  // Trigger Ctrl
828  csrio.customCtrl.trigger_enable := tdata1Phy.map{t =>
829    def tdata1 = t.asTypeOf(new TdataBundle)
830    tdata1.m && priviledgeMode === ModeM ||
831    tdata1.s && priviledgeMode === ModeS || tdata1.u && priviledgeMode === ModeU
832  }
833  csrio.customCtrl.frontend_trigger.t.valid := RegNext(wen && (addr === Tdata1.U || addr === Tdata2.U) && TypeLookup(tselectPhy) === I_Trigger)
834  csrio.customCtrl.mem_trigger.t.valid := RegNext(wen && (addr === Tdata1.U || addr === Tdata2.U) && TypeLookup(tselectPhy) =/= I_Trigger)
835  XSDebug(csrio.customCtrl.trigger_enable.asUInt.orR, p"Debug Mode: At least 1 trigger is enabled," +
836    p"trigger enable is ${Binary(csrio.customCtrl.trigger_enable.asUInt)}\n")
837
838  // CSR inst decode
839  val isEbreak = addr === privEbreak && func === CSROpType.jmp
840  val isEcall  = addr === privEcall  && func === CSROpType.jmp
841  val isMret   = addr === privMret   && func === CSROpType.jmp
842  val isSret   = addr === privSret   && func === CSROpType.jmp
843  val isUret   = addr === privUret   && func === CSROpType.jmp
844  val isDret   = addr === privDret   && func === CSROpType.jmp
845  val isWFI    = func === CSROpType.wfi
846
847  XSDebug(wen, "csr write: pc %x addr %x rdata %x wdata %x func %x\n", cfIn.pc, addr, rdata, wdata, func)
848  XSDebug(wen, "pc %x mstatus %x mideleg %x medeleg %x mode %x\n", cfIn.pc, mstatus, mideleg , medeleg, priviledgeMode)
849
850  // Illegal priviledged operation list
851  val illegalMret = valid && isMret && priviledgeMode < ModeM
852  val illegalSret = valid && isSret && priviledgeMode < ModeS
853  val illegalSModeSret = valid && isSret && priviledgeMode === ModeS && mstatusStruct.tsr.asBool
854  // When TW=1, then if WFI is executed in any less-privileged mode,
855  // and it does not complete within an implementation-specific, bounded time limit,
856  // the WFI instruction causes an illegal instruction exception.
857  // The time limit may always be 0, in which case WFI always causes
858  // an illegal instruction exception in less-privileged modes when TW=1.
859  val illegalWFI = valid && isWFI && priviledgeMode < ModeM && mstatusStruct.tw === 1.U
860
861  // Illegal priviledged instruction check
862  val isIllegalAddr = valid && CSROpType.needAccess(func) && MaskedRegMap.isIllegalAddr(mapping, addr)
863  val isIllegalAccess = wen && !permitted
864  val isIllegalPrivOp = illegalMret || illegalSret || illegalSModeSret || illegalWFI
865
866  // expose several csr bits for tlb
867  tlbBundle.priv.mxr   := mstatusStruct.mxr.asBool
868  tlbBundle.priv.sum   := mstatusStruct.sum.asBool
869  tlbBundle.priv.imode := priviledgeMode
870  tlbBundle.priv.dmode := Mux(debugMode && dcsr.asTypeOf(new DcsrStruct).mprven, ModeM, Mux(mstatusStruct.mprv.asBool, mstatusStruct.mpp, priviledgeMode))
871
872  // Branch control
873  val retTarget = Wire(UInt(VAddrBits.W))
874  val resetSatp = addr === Satp.U && wen // write to satp will cause the pipeline be flushed
875  flushPipe := resetSatp || (valid && func === CSROpType.jmp && !isEcall && !isEbreak)
876
877  retTarget := DontCare
878  // val illegalEret = TODO
879
880  when (valid && isDret) {
881    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
882    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
883    val dcsrNew = WireInit(dcsr.asTypeOf(new DcsrStruct))
884    val debugModeNew = WireInit(debugMode)
885    when (dcsr.asTypeOf(new DcsrStruct).prv =/= ModeM) {mstatusNew.mprv := 0.U} //If the new privilege mode is less privileged than M-mode, MPRV in mstatus is cleared.
886    mstatus := mstatusNew.asUInt
887    priviledgeMode := dcsrNew.prv
888    retTarget := dpc(VAddrBits-1, 0)
889    debugModeNew := false.B
890    debugIntrEnable := true.B
891    debugMode := debugModeNew
892    XSDebug("Debug Mode: Dret executed, returning to %x.", retTarget)
893  }
894
895  when (valid && isMret && !illegalMret) {
896    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
897    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
898    mstatusNew.ie.m := mstatusOld.pie.m
899    priviledgeMode := mstatusOld.mpp
900    mstatusNew.pie.m := true.B
901    mstatusNew.mpp := ModeU
902    when (mstatusOld.mpp =/= ModeM) { mstatusNew.mprv := 0.U }
903    mstatus := mstatusNew.asUInt
904    // lr := false.B
905    retTarget := mepc(VAddrBits-1, 0)
906  }
907
908  when (valid && isSret && !illegalSret && !illegalSModeSret) {
909    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
910    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
911    mstatusNew.ie.s := mstatusOld.pie.s
912    priviledgeMode := Cat(0.U(1.W), mstatusOld.spp)
913    mstatusNew.pie.s := true.B
914    mstatusNew.spp := ModeU
915    mstatus := mstatusNew.asUInt
916    when (mstatusOld.spp =/= ModeM) { mstatusNew.mprv := 0.U }
917    // lr := false.B
918    retTarget := sepc(VAddrBits-1, 0)
919  }
920
921  when (valid && isUret) {
922    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
923    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
924    // mstatusNew.mpp.m := ModeU //TODO: add mode U
925    mstatusNew.ie.u := mstatusOld.pie.u
926    priviledgeMode := ModeU
927    mstatusNew.pie.u := true.B
928    mstatus := mstatusNew.asUInt
929    retTarget := uepc(VAddrBits-1, 0)
930  }
931
932  io.in.ready := true.B
933  io.out.valid := valid
934
935  val ebreakCauseException = (priviledgeMode === ModeM && dcsrData.ebreakm) || (priviledgeMode === ModeS && dcsrData.ebreaks) || (priviledgeMode === ModeU && dcsrData.ebreaku)
936
937  val csrExceptionVec = WireInit(cfIn.exceptionVec)
938  csrExceptionVec(breakPoint) := io.in.valid && isEbreak && (ebreakCauseException || debugMode)
939  csrExceptionVec(ecallM) := priviledgeMode === ModeM && io.in.valid && isEcall
940  csrExceptionVec(ecallS) := priviledgeMode === ModeS && io.in.valid && isEcall
941  csrExceptionVec(ecallU) := priviledgeMode === ModeU && io.in.valid && isEcall
942  // Trigger an illegal instr exception when:
943  // * unimplemented csr is being read/written
944  // * csr access is illegal
945  csrExceptionVec(illegalInstr) := isIllegalAddr || isIllegalAccess || isIllegalPrivOp
946  cfOut.exceptionVec := csrExceptionVec
947
948  XSDebug(io.in.valid && isEbreak, s"Debug Mode: an Ebreak is executed, ebreak cause exception ? ${ebreakCauseException}\n")
949
950  /**
951    * Exception and Intr
952    */
953  val ideleg =  (mideleg & mip.asUInt)
954  def priviledgedEnableDetect(x: Bool): Bool = Mux(x, ((priviledgeMode === ModeS) && mstatusStruct.ie.s) || (priviledgeMode < ModeS),
955    ((priviledgeMode === ModeM) && mstatusStruct.ie.m) || (priviledgeMode < ModeM))
956
957  val debugIntr = csrio.externalInterrupt.debug & debugIntrEnable
958  XSDebug(debugIntr, "Debug Mode: debug interrupt is asserted and valid!")
959  // send interrupt information to ROB
960  val intrVecEnable = Wire(Vec(12, Bool()))
961  val disableInterrupt = debugMode || (dcsrData.step && !dcsrData.stepie)
962  intrVecEnable.zip(ideleg.asBools).map{case(x,y) => x := priviledgedEnableDetect(y) && !disableInterrupt}
963  val intrVec = Cat(debugIntr && !debugMode, (mie(11,0) & mip.asUInt & intrVecEnable.asUInt))
964  val intrBitSet = intrVec.orR
965  csrio.interrupt := intrBitSet
966  // Page 45 in RISC-V Privileged Specification
967  // The WFI instruction can also be executed when interrupts are disabled. The operation of WFI
968  // must be unaffected by the global interrupt bits in mstatus (MIE and SIE) and the delegation
969  // register mideleg, but should honor the individual interrupt enables (e.g, MTIE).
970  csrio.wfi_event := debugIntr || (mie(11, 0) & mip.asUInt).orR
971  mipWire.t.m := csrio.externalInterrupt.mtip
972  mipWire.s.m := csrio.externalInterrupt.msip
973  mipWire.e.m := csrio.externalInterrupt.meip
974  mipWire.e.s := csrio.externalInterrupt.seip
975
976  // interrupts
977  val intrNO = IntPriority.foldRight(0.U)((i: Int, sum: UInt) => Mux(intrVec(i), i.U, sum))
978  val raiseIntr = csrio.exception.valid && csrio.exception.bits.isInterrupt
979  val ivmEnable = tlbBundle.priv.imode < ModeM && satp.asTypeOf(new SatpStruct).mode === 8.U
980  val iexceptionPC = Mux(ivmEnable, SignExt(csrio.exception.bits.uop.cf.pc, XLEN), csrio.exception.bits.uop.cf.pc)
981  val dvmEnable = tlbBundle.priv.dmode < ModeM && satp.asTypeOf(new SatpStruct).mode === 8.U
982  val dexceptionPC = Mux(dvmEnable, SignExt(csrio.exception.bits.uop.cf.pc, XLEN), csrio.exception.bits.uop.cf.pc)
983  XSDebug(raiseIntr, "interrupt: pc=0x%x, %d\n", dexceptionPC, intrNO)
984  val raiseDebugIntr = intrNO === IRQ_DEBUG.U && raiseIntr
985
986  // exceptions
987  val raiseException = csrio.exception.valid && !csrio.exception.bits.isInterrupt
988  val hasInstrPageFault = csrio.exception.bits.uop.cf.exceptionVec(instrPageFault) && raiseException
989  val hasLoadPageFault = csrio.exception.bits.uop.cf.exceptionVec(loadPageFault) && raiseException
990  val hasStorePageFault = csrio.exception.bits.uop.cf.exceptionVec(storePageFault) && raiseException
991  val hasStoreAddrMisaligned = csrio.exception.bits.uop.cf.exceptionVec(storeAddrMisaligned) && raiseException
992  val hasLoadAddrMisaligned = csrio.exception.bits.uop.cf.exceptionVec(loadAddrMisaligned) && raiseException
993  val hasInstrAccessFault = csrio.exception.bits.uop.cf.exceptionVec(instrAccessFault) && raiseException
994  val hasLoadAccessFault = csrio.exception.bits.uop.cf.exceptionVec(loadAccessFault) && raiseException
995  val hasStoreAccessFault = csrio.exception.bits.uop.cf.exceptionVec(storeAccessFault) && raiseException
996  val hasbreakPoint = csrio.exception.bits.uop.cf.exceptionVec(breakPoint) && raiseException
997  val hasSingleStep = csrio.exception.bits.uop.ctrl.singleStep && raiseException
998  val hasTriggerHit = (csrio.exception.bits.uop.cf.trigger.hit) && raiseException
999
1000  XSDebug(hasSingleStep, "Debug Mode: single step exception\n")
1001  XSDebug(hasTriggerHit, p"Debug Mode: trigger hit, is frontend? ${Binary(csrio.exception.bits.uop.cf.trigger.frontendHit.asUInt)} " +
1002    p"backend hit vec ${Binary(csrio.exception.bits.uop.cf.trigger.backendHit.asUInt)}\n")
1003
1004  val raiseExceptionVec = csrio.exception.bits.uop.cf.exceptionVec
1005  val regularExceptionNO = ExceptionNO.priorities.foldRight(0.U)((i: Int, sum: UInt) => Mux(raiseExceptionVec(i), i.U, sum))
1006  val exceptionNO = Mux(hasSingleStep || hasTriggerHit, 3.U, regularExceptionNO)
1007  val causeNO = (raiseIntr << (XLEN-1)).asUInt | Mux(raiseIntr, intrNO, exceptionNO)
1008
1009  val raiseExceptionIntr = csrio.exception.valid
1010
1011  val raiseDebugExceptionIntr = !debugMode && (hasbreakPoint || raiseDebugIntr || hasSingleStep || hasTriggerHit && triggerAction) // TODO
1012  val ebreakEnterParkLoop = debugMode && raiseExceptionIntr
1013
1014  XSDebug(raiseExceptionIntr, "int/exc: pc %x int (%d):%x exc: (%d):%x\n",
1015    dexceptionPC, intrNO, intrVec, exceptionNO, raiseExceptionVec.asUInt
1016  )
1017  XSDebug(raiseExceptionIntr,
1018    "pc %x mstatus %x mideleg %x medeleg %x mode %x\n",
1019    dexceptionPC,
1020    mstatus,
1021    mideleg,
1022    medeleg,
1023    priviledgeMode
1024  )
1025
1026  // mtval write logic
1027  // Due to timing reasons of memExceptionVAddr, we delay the write of mtval and stval
1028  val memExceptionAddr = SignExt(csrio.memExceptionVAddr, XLEN)
1029  val updateTval = VecInit(Seq(
1030    hasInstrPageFault,
1031    hasLoadPageFault,
1032    hasStorePageFault,
1033    hasInstrAccessFault,
1034    hasLoadAccessFault,
1035    hasStoreAccessFault,
1036    hasLoadAddrMisaligned,
1037    hasStoreAddrMisaligned
1038  )).asUInt.orR
1039  when (RegNext(RegNext(updateTval))) {
1040      val tval = Mux(
1041        RegNext(RegNext(hasInstrPageFault || hasInstrAccessFault)),
1042        RegNext(RegNext(Mux(
1043          csrio.exception.bits.uop.cf.crossPageIPFFix,
1044          SignExt(csrio.exception.bits.uop.cf.pc + 2.U, XLEN),
1045          iexceptionPC
1046        ))),
1047        memExceptionAddr
1048    )
1049    when (RegNext(priviledgeMode === ModeM)) {
1050      mtval := tval
1051    }.otherwise {
1052      stval := tval
1053    }
1054  }
1055
1056  val debugTrapTarget = Mux(!isEbreak && debugMode, 0x38020808.U, 0x38020800.U) // 0x808 is when an exception occurs in debug mode prog buf exec
1057  val deleg = Mux(raiseIntr, mideleg , medeleg)
1058  // val delegS = ((deleg & (1 << (causeNO & 0xf))) != 0) && (priviledgeMode < ModeM);
1059  val delegS = deleg(causeNO(3,0)) && (priviledgeMode < ModeM)
1060  val clearTval = !updateTval || raiseIntr
1061  val isXRet = io.in.valid && func === CSROpType.jmp && !isEcall && !isEbreak
1062
1063  // ctrl block will use theses later for flush
1064  val isXRetFlag = RegInit(false.B)
1065  when (DelayN(io.redirectIn.valid, 5)) {
1066    isXRetFlag := false.B
1067  }.elsewhen (isXRet) {
1068    isXRetFlag := true.B
1069  }
1070  csrio.isXRet := isXRetFlag
1071  val retTargetReg = RegEnable(retTarget, isXRet)
1072
1073  val tvec = Mux(delegS, stvec, mtvec)
1074  val tvecBase = tvec(VAddrBits - 1, 2)
1075  // XRet sends redirect instead of Flush and isXRetFlag is true.B before redirect.valid.
1076  // ROB sends exception at T0 while CSR receives at T2.
1077  // We add a RegNext here and trapTarget is valid at T3.
1078  csrio.trapTarget := RegEnable(Mux(isXRetFlag,
1079    retTargetReg,
1080    Mux(raiseDebugExceptionIntr || ebreakEnterParkLoop, debugTrapTarget,
1081      // When MODE=Vectored, all synchronous exceptions into M/S mode
1082      // cause the pc to be set to the address in the BASE field, whereas
1083      // interrupts cause the pc to be set to the address in the BASE field
1084      // plus four times the interrupt cause number.
1085      Cat(tvecBase + Mux(tvec(0) && raiseIntr, causeNO(3, 0), 0.U), 0.U(2.W))
1086  )), isXRetFlag || csrio.exception.valid)
1087
1088  when (raiseExceptionIntr) {
1089    val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct))
1090    val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct))
1091    val dcsrNew = WireInit(dcsr.asTypeOf(new DcsrStruct))
1092    val debugModeNew = WireInit(debugMode)
1093
1094    when (raiseDebugExceptionIntr) {
1095      when (raiseDebugIntr) {
1096        debugModeNew := true.B
1097        mstatusNew.mprv := false.B
1098        dpc := iexceptionPC
1099        dcsrNew.cause := 3.U
1100        dcsrNew.prv := priviledgeMode
1101        priviledgeMode := ModeM
1102        XSDebug(raiseDebugIntr, "Debug Mode: Trap to %x at pc %x\n", debugTrapTarget, dpc)
1103      }.elsewhen ((hasbreakPoint || hasSingleStep) && !debugMode) {
1104        // ebreak or ss in running hart
1105        debugModeNew := true.B
1106        dpc := iexceptionPC
1107        dcsrNew.cause := Mux(hasTriggerHit, 2.U, Mux(hasbreakPoint, 1.U, 4.U))
1108        dcsrNew.prv := priviledgeMode // TODO
1109        priviledgeMode := ModeM
1110        mstatusNew.mprv := false.B
1111      }
1112      dcsr := dcsrNew.asUInt
1113      debugIntrEnable := false.B
1114    }.elsewhen (debugMode) {
1115      //do nothing
1116    }.elsewhen (delegS) {
1117      scause := causeNO
1118      sepc := Mux(hasInstrPageFault || hasInstrAccessFault, iexceptionPC, dexceptionPC)
1119      mstatusNew.spp := priviledgeMode
1120      mstatusNew.pie.s := mstatusOld.ie.s
1121      mstatusNew.ie.s := false.B
1122      priviledgeMode := ModeS
1123      when (clearTval) { stval := 0.U }
1124    }.otherwise {
1125      mcause := causeNO
1126      mepc := Mux(hasInstrPageFault || hasInstrAccessFault, iexceptionPC, dexceptionPC)
1127      mstatusNew.mpp := priviledgeMode
1128      mstatusNew.pie.m := mstatusOld.ie.m
1129      mstatusNew.ie.m := false.B
1130      priviledgeMode := ModeM
1131      when (clearTval) { mtval := 0.U }
1132    }
1133    mstatus := mstatusNew.asUInt
1134    debugMode := debugModeNew
1135  }
1136
1137  XSDebug(raiseExceptionIntr && delegS, "sepc is written!!! pc:%x\n", cfIn.pc)
1138
1139  // Distributed CSR update req
1140  //
1141  // For now we use it to implement customized cache op
1142  // It can be delayed if necessary
1143
1144  val delayedUpdate0 = DelayN(csrio.distributedUpdate(0), 2)
1145  val delayedUpdate1 = DelayN(csrio.distributedUpdate(1), 2)
1146  val distributedUpdateValid = delayedUpdate0.w.valid || delayedUpdate1.w.valid
1147  val distributedUpdateAddr = Mux(delayedUpdate0.w.valid,
1148    delayedUpdate0.w.bits.addr,
1149    delayedUpdate1.w.bits.addr
1150  )
1151  val distributedUpdateData = Mux(delayedUpdate0.w.valid,
1152    delayedUpdate0.w.bits.data,
1153    delayedUpdate1.w.bits.data
1154  )
1155
1156  assert(!(delayedUpdate0.w.valid && delayedUpdate1.w.valid))
1157
1158  when(distributedUpdateValid){
1159    // cacheopRegs can be distributed updated
1160    CacheInstrucion.CacheInsRegisterList.map{case (name, attribute) => {
1161      when((Scachebase + attribute("offset").toInt).U === distributedUpdateAddr){
1162        cacheopRegs(name) := distributedUpdateData
1163      }
1164    }}
1165  }
1166
1167  // Cache error debug support
1168  if(HasCustomCSRCacheOp){
1169    val cache_error_decoder = Module(new CSRCacheErrorDecoder)
1170    cache_error_decoder.io.encoded_cache_error := cacheopRegs("CACHE_ERROR")
1171  }
1172
1173  // Implicit add reset values for mepc[0] and sepc[0]
1174  // TODO: rewrite mepc and sepc using a struct-like style with the LSB always being 0
1175  when (reset.asBool) {
1176    mepc := Cat(mepc(XLEN - 1, 1), 0.U(1.W))
1177    sepc := Cat(sepc(XLEN - 1, 1), 0.U(1.W))
1178  }
1179
1180  def readWithScala(addr: Int): UInt = mapping(addr)._1
1181
1182  val difftestIntrNO = Mux(raiseIntr, causeNO, 0.U)
1183
1184  // Always instantiate basic difftest modules.
1185  if (env.AlwaysBasicDiff || env.EnableDifftest) {
1186    val difftest = Module(new DifftestArchEvent)
1187    difftest.io.clock := clock
1188    difftest.io.coreid := csrio.hartId
1189    difftest.io.intrNO := RegNext(RegNext(RegNext(difftestIntrNO)))
1190    difftest.io.cause  := RegNext(RegNext(RegNext(Mux(csrio.exception.valid, causeNO, 0.U))))
1191    difftest.io.exceptionPC := RegNext(RegNext(RegNext(dexceptionPC)))
1192    if (env.EnableDifftest) {
1193      difftest.io.exceptionInst := RegNext(RegNext(RegNext(csrio.exception.bits.uop.cf.instr)))
1194    }
1195  }
1196
1197  // Always instantiate basic difftest modules.
1198  if (env.AlwaysBasicDiff || env.EnableDifftest) {
1199    val difftest = Module(new DifftestCSRState)
1200    difftest.io.clock := clock
1201    difftest.io.coreid := csrio.hartId
1202    difftest.io.priviledgeMode := priviledgeMode
1203    difftest.io.mstatus := mstatus
1204    difftest.io.sstatus := mstatus & sstatusRmask
1205    difftest.io.mepc := mepc
1206    difftest.io.sepc := sepc
1207    difftest.io.mtval:= mtval
1208    difftest.io.stval:= stval
1209    difftest.io.mtvec := mtvec
1210    difftest.io.stvec := stvec
1211    difftest.io.mcause := mcause
1212    difftest.io.scause := scause
1213    difftest.io.satp := satp
1214    difftest.io.mip := mipReg
1215    difftest.io.mie := mie
1216    difftest.io.mscratch := mscratch
1217    difftest.io.sscratch := sscratch
1218    difftest.io.mideleg := mideleg
1219    difftest.io.medeleg := medeleg
1220  }
1221
1222  if(env.AlwaysBasicDiff || env.EnableDifftest) {
1223    val difftest = Module(new DifftestDebugMode)
1224    difftest.io.clock := clock
1225    difftest.io.coreid := csrio.hartId
1226    difftest.io.debugMode := debugMode
1227    difftest.io.dcsr := dcsr
1228    difftest.io.dpc := dpc
1229    difftest.io.dscratch0 := dscratch
1230    difftest.io.dscratch1 := dscratch1
1231  }
1232}
1233
1234class PFEvent(implicit p: Parameters) extends XSModule with HasCSRConst  {
1235  val io = IO(new Bundle {
1236    val distribute_csr = Flipped(new DistributedCSRIO())
1237    val hpmevent = Output(Vec(29, UInt(XLEN.W)))
1238  })
1239
1240  val w = io.distribute_csr.w
1241
1242  val perfEvents = List.fill(8)(RegInit("h0000000000".U(XLEN.W))) ++
1243                   List.fill(8)(RegInit("h4010040100".U(XLEN.W))) ++
1244                   List.fill(8)(RegInit("h8020080200".U(XLEN.W))) ++
1245                   List.fill(5)(RegInit("hc0300c0300".U(XLEN.W)))
1246
1247  val perfEventMapping = (0 until 29).map(i => {Map(
1248    MaskedRegMap(addr = Mhpmevent3 +i,
1249                 reg  = perfEvents(i),
1250                 wmask = "hf87fff3fcff3fcff".U(XLEN.W))
1251  )}).fold(Map())((a,b) => a ++ b)
1252
1253  val rdata = Wire(UInt(XLEN.W))
1254  MaskedRegMap.generate(perfEventMapping, w.bits.addr, rdata, w.valid, w.bits.data)
1255  for(i <- 0 until 29){
1256    io.hpmevent(i) := perfEvents(i)
1257  }
1258}
1259