1package xiangshan.backend.fu 2 3import chisel3._ 4import chisel3.ExcitingUtils.ConnectionType 5import chisel3.util._ 6import chisel3.util.experimental.BoringUtils 7import fpu.Fflags 8import noop.MMUIO 9import utils._ 10import xiangshan._ 11import xiangshan.backend._ 12import xiangshan.backend.fu.FunctionUnit._ 13import utils.XSDebug 14 15trait HasCSRConst { 16 // User Trap Setup 17 val Ustatus = 0x000 18 val Uie = 0x004 19 val Utvec = 0x005 20 21 // User Trap Handling 22 val Uscratch = 0x040 23 val Uepc = 0x041 24 val Ucause = 0x042 25 val Utval = 0x043 26 val Uip = 0x044 27 28 // User Floating-Point CSRs (not implemented) 29 val Fflags = 0x001 30 val Frm = 0x002 31 val Fcsr = 0x003 32 33 // User Counter/Timers 34 val Cycle = 0xC00 35 val Time = 0xC01 36 val Instret = 0xC02 37 38 // Supervisor Trap Setup 39 val Sstatus = 0x100 40 val Sedeleg = 0x102 41 val Sideleg = 0x103 42 val Sie = 0x104 43 val Stvec = 0x105 44 val Scounteren = 0x106 45 46 // Supervisor Trap Handling 47 val Sscratch = 0x140 48 val Sepc = 0x141 49 val Scause = 0x142 50 val Stval = 0x143 51 val Sip = 0x144 52 53 // Supervisor Protection and Translation 54 val Satp = 0x180 55 56 // Machine Information Registers 57 val Mvendorid = 0xF11 58 val Marchid = 0xF12 59 val Mimpid = 0xF13 60 val Mhartid = 0xF14 61 62 // Machine Trap Setup 63 val Mstatus = 0x300 64 val Misa = 0x301 65 val Medeleg = 0x302 66 val Mideleg = 0x303 67 val Mie = 0x304 68 val Mtvec = 0x305 69 val Mcounteren = 0x306 70 71 // Machine Trap Handling 72 val Mscratch = 0x340 73 val Mepc = 0x341 74 val Mcause = 0x342 75 val Mtval = 0x343 76 val Mip = 0x344 77 78 // Machine Memory Protection 79 // TBD 80 val Pmpcfg0 = 0x3A0 81 val Pmpcfg1 = 0x3A1 82 val Pmpcfg2 = 0x3A2 83 val Pmpcfg3 = 0x3A3 84 val PmpaddrBase = 0x3B0 85 86 // Machine Counter/Timers 87 // Currently, NOOP uses perfcnt csr set instead of standard Machine Counter/Timers 88 // 0xB80 - 0x89F are also used as perfcnt csr 89 90 // Machine Counter Setup (not implemented) 91 // Debug/Trace Registers (shared with Debug Mode) (not implemented) 92 // Debug Mode Registers (not implemented) 93 94 def privEcall = 0x000.U 95 def privMret = 0x302.U 96 def privSret = 0x102.U 97 def privUret = 0x002.U 98 99 def ModeM = 0x3.U 100 def ModeH = 0x2.U 101 def ModeS = 0x1.U 102 def ModeU = 0x0.U 103 104 def IRQ_UEIP = 0 105 def IRQ_SEIP = 1 106 def IRQ_MEIP = 3 107 108 def IRQ_UTIP = 4 109 def IRQ_STIP = 5 110 def IRQ_MTIP = 7 111 112 def IRQ_USIP = 8 113 def IRQ_SSIP = 9 114 def IRQ_MSIP = 11 115 116 val IntPriority = Seq( 117 IRQ_MEIP, IRQ_MSIP, IRQ_MTIP, 118 IRQ_SEIP, IRQ_SSIP, IRQ_STIP, 119 IRQ_UEIP, IRQ_USIP, IRQ_UTIP 120 ) 121} 122 123trait HasExceptionNO { 124 def instrAddrMisaligned = 0 125 def instrAccessFault = 1 126 def illegalInstr = 2 127 def breakPoint = 3 128 def loadAddrMisaligned = 4 129 def loadAccessFault = 5 130 def storeAddrMisaligned = 6 131 def storeAccessFault = 7 132 def ecallU = 8 133 def ecallS = 9 134 def ecallM = 11 135 def instrPageFault = 12 136 def loadPageFault = 13 137 def storePageFault = 15 138 139 val ExcPriority = Seq( 140 breakPoint, // TODO: different BP has different priority 141 instrPageFault, 142 instrAccessFault, 143 illegalInstr, 144 instrAddrMisaligned, 145 ecallM, ecallS, ecallU, 146 storeAddrMisaligned, 147 loadAddrMisaligned, 148 storePageFault, 149 loadPageFault, 150 storeAccessFault, 151 loadAccessFault 152 ) 153} 154 155class FpuCsrIO extends XSBundle { 156 val fflags = Output(new Fflags) 157 val isIllegal = Output(Bool()) 158 val dirty_fs = Output(Bool()) 159 val frm = Input(UInt(3.W)) 160} 161 162class CSRIO extends FunctionUnitIO { 163 val cfIn = Input(new CtrlFlow) 164 val redirect = Output(new Redirect) 165 val redirectValid = Output(Bool()) 166 val fpu_csr = Flipped(new FpuCsrIO) 167 val cfOut = Output(new CtrlFlow) 168 // from rob 169 val exception = Flipped(ValidIO(new MicroOp)) 170 // for exception check 171 val instrValid = Input(Bool()) 172 // for differential testing 173// val intrNO = Output(UInt(XLEN.W)) 174 val wenFix = Output(Bool()) 175} 176 177class CSR extends FunctionUnit(csrCfg) with HasCSRConst{ 178 val io = IO(new CSRIO) 179 180 io.cfOut := io.cfIn 181 182 val (valid, src1, src2, func) = (io.in.valid, io.in.bits.src1, io.in.bits.src2, io.in.bits.func) 183 def access(valid: Bool, src1: UInt, src2: UInt, func: UInt): UInt = { 184 this.valid := valid 185 this.src1 := src1 186 this.src2 := src2 187 this.func := func 188 io.out.bits 189 } 190 191 // CSR define 192 193 class Priv extends Bundle { 194 val m = Output(Bool()) 195 val h = Output(Bool()) 196 val s = Output(Bool()) 197 val u = Output(Bool()) 198 } 199 200 val csrNotImplemented = RegInit(UInt(XLEN.W), 0.U) 201 202 class MstatusStruct extends Bundle { 203 val sd = Output(UInt(1.W)) 204 val pad1 = Output(UInt((XLEN-37).W)) 205 val sxl = Output(UInt(2.W)) 206 val uxl = Output(UInt(2.W)) 207 val pad0 = Output(UInt(9.W)) 208 val tsr = Output(UInt(1.W)) 209 val tw = Output(UInt(1.W)) 210 val tvm = Output(UInt(1.W)) 211 val mxr = Output(UInt(1.W)) 212 val sum = Output(UInt(1.W)) 213 val mprv = Output(UInt(1.W)) 214 val xs = Output(UInt(2.W)) 215 val fs = Output(UInt(2.W)) 216 val mpp = Output(UInt(2.W)) 217 val hpp = Output(UInt(2.W)) 218 val spp = Output(UInt(1.W)) 219 val pie = new Priv 220 val ie = new Priv 221 assert(this.getWidth == XLEN) 222 } 223 224 class Interrupt extends Bundle { 225 val e = new Priv 226 val t = new Priv 227 val s = new Priv 228 } 229 230 // Machine-Level CSRs 231 232 val mtvec = RegInit(UInt(XLEN.W), 0.U) 233 val mcounteren = RegInit(UInt(XLEN.W), 0.U) 234 val mcause = RegInit(UInt(XLEN.W), 0.U) 235 val mtval = RegInit(UInt(XLEN.W), 0.U) 236 val mepc = Reg(UInt(XLEN.W)) 237 238 val mie = RegInit(0.U(XLEN.W)) 239 val mipWire = WireInit(0.U.asTypeOf(new Interrupt)) 240 val mipReg = RegInit(0.U.asTypeOf(new Interrupt).asUInt) 241 val mipFixMask = "h777".U 242 val mip = (mipWire.asUInt | mipReg).asTypeOf(new Interrupt) 243 244 def getMisaMxl(mxl: Int): UInt = (mxl.U << (XLEN-2)).asUInt() 245 def getMisaExt(ext: Char): UInt = (1.U << (ext.toInt - 'a'.toInt)).asUInt() 246 var extList = List('a', 's', 'i', 'u') 247 if(HasMExtension){ extList = extList :+ 'm'} 248 if(HasCExtension){ extList = extList :+ 'c'} 249 if(HasFPU){ extList = extList ++ List('f', 'd')} 250 val misaInitVal = getMisaMxl(2) | extList.foldLeft(0.U)((sum, i) => sum | getMisaExt(i)) //"h8000000000141105".U 251 val misa = RegInit(UInt(XLEN.W), misaInitVal) 252 // MXL = 2 | 0 | EXT = b 00 0000 0100 0001 0001 0000 0101 253 // (XLEN-1, XLEN-2) | |(25, 0) ZY XWVU TSRQ PONM LKJI HGFE DCBA 254 255 val mvendorid = RegInit(UInt(XLEN.W), 0.U) // this is a non-commercial implementation 256 val marchid = RegInit(UInt(XLEN.W), 0.U) // return 0 to indicate the field is not implemented 257 val mimpid = RegInit(UInt(XLEN.W), 0.U) // provides a unique encoding of the version of the processor implementation 258 val mhartid = RegInit(UInt(XLEN.W), 0.U) // the hardware thread running the code 259 val mstatus = RegInit(UInt(XLEN.W), "h00001800".U) 260 // val mstatus = RegInit(UInt(XLEN.W), "h8000c0100".U) 261 // mstatus Value Table 262 // | sd | 263 // | pad1 | 264 // | sxl | hardlinked to 10, use 00 to pass xv6 test 265 // | uxl | hardlinked to 00 266 // | pad0 | 267 // | tsr | 268 // | tw | 269 // | tvm | 270 // | mxr | 271 // | sum | 272 // | mprv | 273 // | xs | 00 | 274 // | fs | 275 // | mpp | 00 | 276 // | hpp | 00 | 277 // | spp | 0 | 278 // | pie | 0000 | 279 // | ie | 0000 | uie hardlinked to 0, as N ext is not implemented 280 val mstatusStruct = mstatus.asTypeOf(new MstatusStruct) 281 def mstatusUpdateSideEffect(mstatus: UInt): UInt = { 282 val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct)) 283 val mstatusNew = Cat(mstatusOld.fs === "b11".U, mstatus(XLEN-2, 0)) 284 mstatusNew 285 } 286 287 val medeleg = RegInit(UInt(XLEN.W), 0.U) 288 val mideleg = RegInit(UInt(XLEN.W), 0.U) 289 val mscratch = RegInit(UInt(XLEN.W), 0.U) 290 291 val pmpcfg0 = RegInit(UInt(XLEN.W), 0.U) 292 val pmpcfg1 = RegInit(UInt(XLEN.W), 0.U) 293 val pmpcfg2 = RegInit(UInt(XLEN.W), 0.U) 294 val pmpcfg3 = RegInit(UInt(XLEN.W), 0.U) 295 val pmpaddr0 = RegInit(UInt(XLEN.W), 0.U) 296 val pmpaddr1 = RegInit(UInt(XLEN.W), 0.U) 297 val pmpaddr2 = RegInit(UInt(XLEN.W), 0.U) 298 val pmpaddr3 = RegInit(UInt(XLEN.W), 0.U) 299 300 // Superviser-Level CSRs 301 302 // val sstatus = RegInit(UInt(XLEN.W), "h00000000".U) 303 val sstatusWmask = "hc6122".U 304 // Sstatus Write Mask 305 // ------------------------------------------------------- 306 // 19 9 5 2 307 // 0 1100 0000 0001 0010 0010 308 // 0 c 0 1 2 2 309 // ------------------------------------------------------- 310 val sstatusRmask = sstatusWmask | "h8000000300018000".U 311 // Sstatus Read Mask = (SSTATUS_WMASK | (0xf << 13) | (1ull << 63) | (3ull << 32)) 312 val stvec = RegInit(UInt(XLEN.W), 0.U) 313 // val sie = RegInit(0.U(XLEN.W)) 314 val sieMask = "h222".U & mideleg 315 val sipMask = "h222".U & mideleg 316 val satp = RegInit(UInt(XLEN.W), "h8000000000087fbe".U) // only use for tlb naive debug 317 // val satp = RegInit(UInt(XLEN.W), 0.U) 318 val sepc = RegInit(UInt(XLEN.W), 0.U) 319 val scause = RegInit(UInt(XLEN.W), 0.U) 320 val stval = Reg(UInt(XLEN.W)) 321 val sscratch = RegInit(UInt(XLEN.W), 0.U) 322 val scounteren = RegInit(UInt(XLEN.W), 0.U) 323 324 val tlbBundle = Wire(new TlbCsrBundle) 325 val sfence = Wire(new SfenceBundle) 326 tlbBundle.satp.mode := satp(63, 60) 327 tlbBundle.satp.asid := satp(59, 44) 328 tlbBundle.satp.ppn := satp(43, 0) 329 sfence := 0.U.asTypeOf(new SfenceBundle) 330 BoringUtils.addSource(tlbBundle, "TLBCSRIO") 331 BoringUtils.addSource(sfence, "SfenceBundle") // FIXME: move to MOU 332 333 // User-Level CSRs 334 val uepc = Reg(UInt(XLEN.W)) 335 336 // fcsr 337 class FcsrStruct extends Bundle{ 338 val reserved = UInt((XLEN-3-5).W) 339 val frm = UInt(3.W) 340 val fflags = UInt(5.W) 341 assert(this.getWidth == XLEN) 342 } 343 val fcsr = RegInit(0.U(XLEN.W)) 344 // set mstatus->sd and mstatus->fs when true 345 val csrw_dirty_fp_state = WireInit(false.B) 346 347 def frm_wfn(wdata: UInt): UInt = { 348 val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct)) 349 csrw_dirty_fp_state := true.B 350 fcsrOld.frm := wdata(2,0) 351 fcsrOld.asUInt() 352 } 353 def frm_rfn(rdata: UInt): UInt = rdata(7,5) 354 355 def fflags_wfn(wdata: UInt): UInt = { 356 val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct)) 357 csrw_dirty_fp_state := true.B 358 fcsrOld.fflags := wdata(4,0) 359 fcsrOld.asUInt() 360 } 361 def fflags_rfn(rdata:UInt): UInt = rdata(4,0) 362 363 def fcsr_wfn(wdata: UInt): UInt = { 364 val fcsrOld = WireInit(fcsr.asTypeOf(new FcsrStruct)) 365 csrw_dirty_fp_state := true.B 366 Cat(fcsrOld.reserved, wdata.asTypeOf(fcsrOld).frm, wdata.asTypeOf(fcsrOld).fflags) 367 } 368 369 val fcsrMapping = Map( 370 MaskedRegMap(Fflags, fcsr, wfn = fflags_wfn, rfn = fflags_rfn), 371 MaskedRegMap(Frm, fcsr, wfn = frm_wfn, rfn = frm_rfn), 372 MaskedRegMap(Fcsr, fcsr, wfn = fcsr_wfn) 373 ) 374 375 // Atom LR/SC Control Bits 376// val setLr = WireInit(Bool(), false.B) 377// val setLrVal = WireInit(Bool(), false.B) 378// val setLrAddr = WireInit(UInt(AddrBits.W), DontCare) //TODO : need check 379// val lr = RegInit(Bool(), false.B) 380// val lrAddr = RegInit(UInt(AddrBits.W), 0.U) 381// BoringUtils.addSink(setLr, "set_lr") 382// BoringUtils.addSink(setLrVal, "set_lr_val") 383// BoringUtils.addSink(setLrAddr, "set_lr_addr") 384// BoringUtils.addSource(lr, "lr") 385// BoringUtils.addSource(lrAddr, "lr_addr") 386// 387// when(setLr){ 388// lr := setLrVal 389// lrAddr := setLrAddr 390// } 391 392 // Hart Priviledge Mode 393 val priviledgeMode = RegInit(UInt(2.W), ModeM) 394 395 // perfcnt 396 val hasPerfCnt = !env.FPGAPlatform 397 val nrPerfCnts = if (hasPerfCnt) 0x80 else 0x3 398 val perfCnts = List.fill(nrPerfCnts)(RegInit(0.U(XLEN.W))) 399 val perfCntsLoMapping = (0 until nrPerfCnts).map(i => MaskedRegMap(0xb00 + i, perfCnts(i))) 400 val perfCntsHiMapping = (0 until nrPerfCnts).map(i => MaskedRegMap(0xb80 + i, perfCnts(i)(63, 32))) 401 402 // CSR reg map 403 val mapping = Map( 404 405 // User Trap Setup 406 // MaskedRegMap(Ustatus, ustatus), 407 // MaskedRegMap(Uie, uie, 0.U, MaskedRegMap.Unwritable), 408 // MaskedRegMap(Utvec, utvec), 409 410 // User Trap Handling 411 // MaskedRegMap(Uscratch, uscratch), 412 // MaskedRegMap(Uepc, uepc), 413 // MaskedRegMap(Ucause, ucause), 414 // MaskedRegMap(Utval, utval), 415 // MaskedRegMap(Uip, uip), 416 417 // User Counter/Timers 418 // MaskedRegMap(Cycle, cycle), 419 // MaskedRegMap(Time, time), 420 // MaskedRegMap(Instret, instret), 421 422 // Supervisor Trap Setup 423 MaskedRegMap(Sstatus, mstatus, sstatusWmask, mstatusUpdateSideEffect, sstatusRmask), 424 425 // MaskedRegMap(Sedeleg, Sedeleg), 426 // MaskedRegMap(Sideleg, Sideleg), 427 MaskedRegMap(Sie, mie, sieMask, MaskedRegMap.NoSideEffect, sieMask), 428 MaskedRegMap(Stvec, stvec), 429 MaskedRegMap(Scounteren, scounteren), 430 431 // Supervisor Trap Handling 432 MaskedRegMap(Sscratch, sscratch), 433 MaskedRegMap(Sepc, sepc), 434 MaskedRegMap(Scause, scause), 435 MaskedRegMap(Stval, stval), 436 MaskedRegMap(Sip, mip.asUInt, sipMask, MaskedRegMap.Unwritable, sipMask), 437 438 // Supervisor Protection and Translation 439 MaskedRegMap(Satp, satp), 440 441 // Machine Information Registers 442 MaskedRegMap(Mvendorid, mvendorid, 0.U, MaskedRegMap.Unwritable), 443 MaskedRegMap(Marchid, marchid, 0.U, MaskedRegMap.Unwritable), 444 MaskedRegMap(Mimpid, mimpid, 0.U, MaskedRegMap.Unwritable), 445 MaskedRegMap(Mhartid, mhartid, 0.U, MaskedRegMap.Unwritable), 446 447 // Machine Trap Setup 448 // MaskedRegMap(Mstatus, mstatus, "hffffffffffffffee".U, (x=>{printf("mstatus write: %x time: %d\n", x, GTimer()); x})), 449 MaskedRegMap(Mstatus, mstatus, "hffffffffffffffff".U, mstatusUpdateSideEffect), 450 MaskedRegMap(Misa, misa), // now MXL, EXT is not changeable 451 MaskedRegMap(Medeleg, medeleg, "hbbff".U), 452 MaskedRegMap(Mideleg, mideleg, "h222".U), 453 MaskedRegMap(Mie, mie), 454 MaskedRegMap(Mtvec, mtvec), 455 MaskedRegMap(Mcounteren, mcounteren), 456 457 // Machine Trap Handling 458 MaskedRegMap(Mscratch, mscratch), 459 MaskedRegMap(Mepc, mepc), 460 MaskedRegMap(Mcause, mcause), 461 MaskedRegMap(Mtval, mtval), 462 MaskedRegMap(Mip, mip.asUInt, 0.U, MaskedRegMap.Unwritable), 463 464 // Machine Memory Protection 465 MaskedRegMap(Pmpcfg0, pmpcfg0), 466 MaskedRegMap(Pmpcfg1, pmpcfg1), 467 MaskedRegMap(Pmpcfg2, pmpcfg2), 468 MaskedRegMap(Pmpcfg3, pmpcfg3), 469 MaskedRegMap(PmpaddrBase + 0, pmpaddr0), 470 MaskedRegMap(PmpaddrBase + 1, pmpaddr1), 471 MaskedRegMap(PmpaddrBase + 2, pmpaddr2), 472 MaskedRegMap(PmpaddrBase + 3, pmpaddr3) 473 474 ) ++ 475 perfCntsLoMapping ++ (if (XLEN == 32) perfCntsHiMapping else Nil) ++ 476 (if(HasFPU) fcsrMapping else Nil) 477 478 val addr = src2(11, 0) 479 val rdata = Wire(UInt(XLEN.W)) 480 val csri = ZeroExt(io.cfIn.instr(19,15), XLEN) //unsigned imm for csri. [TODO] 481 val wdata = LookupTree(func, List( 482 CSROpType.wrt -> src1, 483 CSROpType.set -> (rdata | src1), 484 CSROpType.clr -> (rdata & (~src1).asUInt()), 485 CSROpType.wrti -> csri,//TODO: csri --> src2 486 CSROpType.seti -> (rdata | csri), 487 CSROpType.clri -> (rdata & (~csri).asUInt()) 488 )) 489 490 val wen = valid && func =/= CSROpType.jmp 491 // Debug(){when(wen){printf("[CSR] addr %x wdata %x func %x rdata %x\n", addr, wdata, func, rdata)}} 492 MaskedRegMap.generate(mapping, addr, rdata, wen, wdata) 493 val isIllegalAddr = MaskedRegMap.isIllegalAddr(mapping, addr) 494 val resetSatp = addr === Satp.U && wen // write to satp will cause the pipeline be flushed 495 io.out.bits := rdata 496 497 // Fix Mip/Sip write 498 val fixMapping = Map( 499 MaskedRegMap(Mip, mipReg.asUInt, mipFixMask), 500 MaskedRegMap(Sip, mipReg.asUInt, sipMask, MaskedRegMap.NoSideEffect, sipMask) 501 ) 502 val rdataDummy = Wire(UInt(XLEN.W)) 503 MaskedRegMap.generate(fixMapping, addr, rdataDummy, wen, wdata) 504 505 when(io.fpu_csr.fflags.asUInt() =/= 0.U){ 506 fcsr := fflags_wfn(io.fpu_csr.fflags.asUInt()) 507 } 508 // set fs and sd in mstatus 509 when(csrw_dirty_fp_state || io.fpu_csr.dirty_fs){ 510 val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct)) 511 mstatusNew.fs := "b11".U 512 mstatusNew.sd := true.B 513 mstatus := mstatusNew.asUInt() 514 } 515 io.fpu_csr.frm := fcsr.asTypeOf(new FcsrStruct).frm 516 517 // CSR inst decode 518 val ret = Wire(Bool()) 519 val isEcall = addr === privEcall && func === CSROpType.jmp 520 val isMret = addr === privMret && func === CSROpType.jmp 521 val isSret = addr === privSret && func === CSROpType.jmp 522 val isUret = addr === privUret && func === CSROpType.jmp 523 524 XSDebug(wen, "csr write: pc %x addr %x rdata %x wdata %x func %x\n", io.cfIn.pc, addr, rdata, wdata, func) 525 XSDebug(wen, "pc %x mstatus %x mideleg %x medeleg %x mode %x\n", io.cfIn.pc, mstatus, mideleg , medeleg, priviledgeMode) 526 527 528 // MMU Permission Check 529 530 // def MMUPermissionCheck(ptev: Bool, pteu: Bool): Bool = ptev && !(priviledgeMode === ModeU && !pteu) && !(priviledgeMode === ModeS && pteu && mstatusStruct.sum.asBool) 531 // def MMUPermissionCheckLoad(ptev: Bool, pteu: Bool): Bool = ptev && !(priviledgeMode === ModeU && !pteu) && !(priviledgeMode === ModeS && pteu && mstatusStruct.sum.asBool) && (pter || (mstatusStruct.mxr && ptex)) 532 // imem 533 // val imemPtev = true.B 534 // val imemPteu = true.B 535 // val imemPtex = true.B 536 // val imemReq = true.B 537 // val imemPermissionCheckPassed = MMUPermissionCheck(imemPtev, imemPteu) 538 // val hasInstrPageFault = imemReq && !(imemPermissionCheckPassed && imemPtex) 539 // assert(!hasInstrPageFault) 540 541 // dmem 542 // val dmemPtev = true.B 543 // val dmemPteu = true.B 544 // val dmemReq = true.B 545 // val dmemPermissionCheckPassed = MMUPermissionCheck(dmemPtev, dmemPteu) 546 // val dmemIsStore = true.B 547 548 // val hasLoadPageFault = dmemReq && !dmemIsStore && !(dmemPermissionCheckPassed) 549 // val hasStorePageFault = dmemReq && dmemIsStore && !(dmemPermissionCheckPassed) 550 // assert(!hasLoadPageFault) 551 // assert(!hasStorePageFault) 552 553 //TODO: Havn't test if io.dmemMMU.priviledgeMode is correct yet 554 tlbBundle.priv.mxr := mstatusStruct.mxr.asBool 555 tlbBundle.priv.sum := mstatusStruct.sum.asBool 556 tlbBundle.priv.imode := priviledgeMode 557 tlbBundle.priv.dmode := Mux(mstatusStruct.mprv.asBool, mstatusStruct.mpp, priviledgeMode) 558 559 val hasInstrPageFault = io.exception.bits.cf.exceptionVec(instrPageFault) && io.exception.valid 560 val hasLoadPageFault = false.B // FIXME: add ld-pf/st-pf 561 val hasStorePageFault = false.B 562 val hasStoreAddrMisaligned = io.exception.bits.cf.exceptionVec(storeAddrMisaligned) 563 val hasLoadAddrMisaligned = io.exception.bits.cf.exceptionVec(loadAddrMisaligned) 564 565 when(hasInstrPageFault || hasLoadPageFault || hasStorePageFault){ 566 val tval = Mux( 567 hasInstrPageFault, 568 Mux( 569 io.exception.bits.cf.crossPageIPFFix, 570 SignExt(io.exception.bits.cf.pc + 2.U, XLEN), 571 SignExt(io.exception.bits.cf.pc, XLEN) 572 ), 573 // SignExt(io.dmemMMU.addr, XLEN) 574 "hffffffff".U // FIXME: add ld/st pf 575 ) 576 when(priviledgeMode === ModeM){ 577 mtval := tval 578 }.otherwise{ 579 stval := tval 580 } 581 } 582 583 val lsuAddr = WireInit(0.U(64.W)) 584 BoringUtils.addSink(lsuAddr, "LSUADDR") 585 when(hasLoadAddrMisaligned || hasStoreAddrMisaligned) 586 { 587 mtval := SignExt(lsuAddr, XLEN) 588 } 589 590 // Exception and Intr 591 592 // interrupts 593 594 val ideleg = (mideleg & mip.asUInt) 595 def priviledgedEnableDetect(x: Bool): Bool = Mux(x, ((priviledgeMode === ModeS) && mstatusStruct.ie.s) || (priviledgeMode < ModeS), 596 ((priviledgeMode === ModeM) && mstatusStruct.ie.m) || (priviledgeMode < ModeM)) 597 598 val intrVecEnable = Wire(Vec(12, Bool())) 599 intrVecEnable.zip(ideleg.asBools).map{case(x,y) => x := priviledgedEnableDetect(y)} 600 val intrVec = mie(11,0) & mip.asUInt & intrVecEnable.asUInt 601 val intrBitSet = intrVec.orR() 602 ExcitingUtils.addSource(intrBitSet, "intrBitSetIDU") 603 val intrNO = IntPriority.foldRight(0.U)((i: Int, sum: UInt) => Mux(intrVec(i), i.U, sum)) 604 val raiseIntr = intrBitSet && io.exception.valid 605 XSDebug(raiseIntr, "interrupt: pc=0x%x, %d\n", io.exception.bits.cf.pc, intrNO) 606 607 val mtip = WireInit(false.B) 608 val meip = WireInit(false.B) 609 ExcitingUtils.addSink(mtip, "mtip") 610 ExcitingUtils.addSink(meip, "meip") 611 mipWire.t.m := mtip 612 mipWire.e.m := meip 613 614 // exceptions 615 val csrExceptionVec = Wire(Vec(16, Bool())) 616 csrExceptionVec.map(_ := false.B) 617 csrExceptionVec(ecallM) := priviledgeMode === ModeM && io.in.valid && isEcall 618 csrExceptionVec(ecallS) := priviledgeMode === ModeS && io.in.valid && isEcall 619 csrExceptionVec(ecallU) := priviledgeMode === ModeU && io.in.valid && isEcall 620 // csrExceptionVec(instrPageFault) := hasInstrPageFault 621 csrExceptionVec(illegalInstr) := isIllegalAddr && wen // Trigger an illegal instr exception when unimplemented csr is being read/written 622 csrExceptionVec(loadPageFault) := hasLoadPageFault 623 csrExceptionVec(storePageFault) := hasStorePageFault 624 val iduExceptionVec = io.cfIn.exceptionVec 625 val exceptionVec = csrExceptionVec.asUInt() | iduExceptionVec.asUInt() 626 io.cfOut.exceptionVec.zipWithIndex.map{case (e, i) => e := exceptionVec(i) } 627 io.wenFix := DontCare 628 629 val raiseExceptionVec = io.exception.bits.cf.exceptionVec.asUInt() 630 val exceptionNO = ExcPriority.foldRight(0.U)((i: Int, sum: UInt) => Mux(raiseExceptionVec(i), i.U, sum)) 631 val causeNO = (raiseIntr << (XLEN-1)).asUInt() | Mux(raiseIntr, intrNO, exceptionNO) 632 val difftestIntrNO = Mux(raiseIntr, causeNO, 0.U) 633 ExcitingUtils.addSource(difftestIntrNO, "difftestIntrNOfromCSR") 634 635 val raiseExceptionIntr = io.exception.valid 636 val retTarget = Wire(UInt(VAddrBits.W)) 637 val trapTarget = Wire(UInt(VAddrBits.W)) 638 ExcitingUtils.addSource(trapTarget, "trapTarget") 639 io.redirect := DontCare 640 io.redirectValid := (valid && func === CSROpType.jmp && !isEcall) || resetSatp 641 //TODO: use pred pc instead pc+4 642 io.redirect.target := Mux(resetSatp, io.cfIn.pc+4.U, retTarget) 643 644 XSDebug(io.redirectValid, "redirect to %x, pc=%x\n", io.redirect.target, io.cfIn.pc) 645 646 XSDebug(raiseExceptionIntr, "int/exc: pc %x int (%d):%x exc: (%d):%x\n",io.exception.bits.cf.pc, intrNO, io.exception.bits.cf.intrVec.asUInt, exceptionNO, raiseExceptionVec.asUInt) 647 XSDebug(raiseExceptionIntr, "pc %x mstatus %x mideleg %x medeleg %x mode %x\n", io.exception.bits.cf.pc, mstatus, mideleg, medeleg, priviledgeMode) 648 649 XSDebug(io.redirectValid, "redirect to %x\n", io.redirect.target) 650 651 XSDebug(valid && isMret, "Mret to %x!\n[CSR] int/exc: pc %x int (%d):%x exc: (%d):%x\n",retTarget, io.cfIn.pc, intrNO, io.cfIn.intrVec.asUInt, exceptionNO, raiseExceptionVec.asUInt) 652 XSDebug(valid && isMret, "[MST] pc %x mstatus %x mideleg %x medeleg %x mode %x\n", io.cfIn.pc, mstatus, mideleg , medeleg, priviledgeMode) 653 654 XSDebug(valid && isSret, "Sret to %x!\n[CSR] int/exc: pc %x int (%d):%x exc: (%d):%x\n",retTarget, io.cfIn.pc, intrNO, io.cfIn.intrVec.asUInt, exceptionNO, raiseExceptionVec.asUInt) 655 XSDebug(valid && isSret, "pc %x mstatus %x mideleg %x medeleg %x mode %x\n", io.cfIn.pc, mstatus, mideleg , medeleg, priviledgeMode) 656 XSDebug(io.redirectValid, "Redirect %x raiseExcepIntr:%d valid:%d instrValid:%x \n", io.redirect.target, raiseExceptionIntr, valid, io.instrValid) 657 658 // Branch control 659 660 val deleg = Mux(raiseIntr, mideleg , medeleg) 661 // val delegS = ((deleg & (1 << (causeNO & 0xf))) != 0) && (priviledgeMode < ModeM); 662 val delegS = (deleg(causeNO(3,0))) && (priviledgeMode < ModeM) 663 val tvalWen = !(hasInstrPageFault || hasLoadPageFault || hasStorePageFault || hasLoadAddrMisaligned || hasStoreAddrMisaligned) || raiseIntr // in noop-riscv64, no exception will come together with PF 664 665 ret := isMret || isSret || isUret 666 trapTarget := Mux(delegS, stvec, mtvec)(VAddrBits-1, 0) 667 retTarget := DontCare 668 // val illegalEret = TODO 669 670 when (valid && isMret) { 671 val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct)) 672 val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct)) 673 // mstatusNew.mpp.m := ModeU //TODO: add mode U 674 mstatusNew.ie.m := mstatusOld.pie.m 675 priviledgeMode := mstatusOld.mpp 676 mstatusNew.pie.m := true.B 677 mstatusNew.mpp := ModeU 678 mstatus := mstatusNew.asUInt 679// lr := false.B 680 retTarget := mepc(VAddrBits-1, 0) 681 } 682 683 when (valid && isSret) { 684 val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct)) 685 val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct)) 686 // mstatusNew.mpp.m := ModeU //TODO: add mode U 687 mstatusNew.ie.s := mstatusOld.pie.s 688 priviledgeMode := Cat(0.U(1.W), mstatusOld.spp) 689 mstatusNew.pie.s := true.B 690 mstatusNew.spp := ModeU 691 mstatus := mstatusNew.asUInt 692// lr := false.B 693 retTarget := sepc(VAddrBits-1, 0) 694 } 695 696 when (valid && isUret) { 697 val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct)) 698 val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct)) 699 // mstatusNew.mpp.m := ModeU //TODO: add mode U 700 mstatusNew.ie.u := mstatusOld.pie.u 701 priviledgeMode := ModeU 702 mstatusNew.pie.u := true.B 703 mstatus := mstatusNew.asUInt 704 retTarget := uepc(VAddrBits-1, 0) 705 } 706 707 when (raiseExceptionIntr) { 708 val mstatusOld = WireInit(mstatus.asTypeOf(new MstatusStruct)) 709 val mstatusNew = WireInit(mstatus.asTypeOf(new MstatusStruct)) 710 711 when (delegS) { 712 scause := causeNO 713 sepc := SignExt(io.exception.bits.cf.pc, XLEN) 714 mstatusNew.spp := priviledgeMode 715 mstatusNew.pie.s := mstatusOld.ie.s 716 mstatusNew.ie.s := false.B 717 priviledgeMode := ModeS 718 when(tvalWen){stval := 0.U} // TODO: should not use =/= 719 // printf("[*] mstatusNew.spp %x\n", mstatusNew.spp) 720 // trapTarget := stvec(VAddrBits-1. 0) 721 }.otherwise { 722 mcause := causeNO 723 mepc := SignExt(io.exception.bits.cf.pc, XLEN) 724 mstatusNew.mpp := priviledgeMode 725 mstatusNew.pie.m := mstatusOld.ie.m 726 mstatusNew.ie.m := false.B 727 priviledgeMode := ModeM 728 when(tvalWen){mtval := 0.U} // TODO: should not use =/= 729 // trapTarget := mtvec(VAddrBits-1. 0) 730 } 731 // mstatusNew.pie.m := LookupTree(priviledgeMode, List( 732 // ModeM -> mstatusOld.ie.m, 733 // ModeH -> mstatusOld.ie.h, //ERROR 734 // ModeS -> mstatusOld.ie.s, 735 // ModeU -> mstatusOld.ie.u 736 // )) 737 738 mstatus := mstatusNew.asUInt 739 } 740 741 io.in.ready := true.B 742 io.out.valid := valid 743 744 745 XSDebug(io.redirectValid, "Rediret %x raiseExcepIntr:%d isSret:%d retTarget:%x sepc:%x delegs:%d deleg:%x cfInpc:%x valid:%d instrValid:%x \n", 746 io.redirect.target, raiseExceptionIntr, isSret, retTarget, sepc, delegS, deleg, io.cfIn.pc, valid, io.instrValid) 747 XSDebug(raiseExceptionIntr && delegS, "Red(%d, %x) raiseExcepIntr:%d isSret:%d retTarget:%x sepc:%x delegs:%d deleg:%x cfInpc:%x valid:%d instrValid:%x \n", 748 io.redirectValid, io.redirect.target, raiseExceptionIntr, isSret, retTarget, sepc, delegS, deleg, io.cfIn.pc, valid, io.instrValid) 749 XSDebug(raiseExceptionIntr && delegS, "sepc is writen!!! pc:%x\n", io.cfIn.pc) 750 751 752 // perfcnt 753 754 val perfCntList = Map( 755// "Mcycle" -> (0xb00, "perfCntCondMcycle" ), 756// "Minstret" -> (0xb02, "perfCntCondMinstret" ), 757 "MbpInstr" -> (0xb03, "perfCntCondMbpInstr" ), 758 "MbpRight" -> (0xb04, "perfCntCondMbpRight" ), 759 "MbpWrong" -> (0xb05, "perfCntCondMbpWrong" ), 760 "MbpBRight" -> (0xb06, "perfCntCondMbpBRight" ), 761 "MbpBWrong" -> (0xb07, "perfCntCondMbpBWrong" ), 762 "MbpJRight" -> (0xb08, "perfCntCondMbpJRight" ), 763 "MbpJWrong" -> (0xb09, "perfCntCondMbpJWrong" ), 764 "MbpIRight" -> (0xb0a, "perfCntCondMbpIRight" ), 765 "MbpIWrong" -> (0xb0b, "perfCntCondMbpIWrong" ), 766 "MbpRRight" -> (0xb0c, "perfCntCondMbpRRight" ), 767 "MbpRWrong" -> (0xb0d, "perfCntCondMbpRWrong" ), 768 "DpqReplay" -> (0xb0e, "perfCntCondDpqReplay" ), 769 "RoqWalk" -> (0xb0f, "perfCntCondRoqWalk" ), 770 "RoqWaitInt" -> (0xb10, "perfCntCondRoqWaitInt" ), 771 "RoqWaitFp" -> (0xb11, "perfCntCondRoqWaitFp" ), 772 "RoqWaitLoad" -> (0xb12, "perfCntCondRoqWaitLoad" ), 773 "RoqWaitStore"-> (0xb13, "perfCntCondRoqWaitStore"), 774 "Dp1Empty" -> (0xb14, "perfCntCondDp1Empty" ) 775// "Custom1" -> (0xb1b, "Custom1" ), 776// "Custom2" -> (0xb1c, "Custom2" ), 777// "Custom3" -> (0xb1d, "Custom3" ), 778// "Custom4" -> (0xb1e, "Custom4" ), 779// "Custom5" -> (0xb1f, "Custom5" ), 780// "Custom6" -> (0xb20, "Custom6" ), 781// "Custom7" -> (0xb21, "Custom7" ), 782// "Custom8" -> (0xb22, "Custom8" ), 783// "Ml2cacheHit" -> (0xb23, "perfCntCondMl2cacheHit") 784 ) 785 val perfCntCond = List.fill(0x80)(WireInit(false.B)) 786 (perfCnts zip perfCntCond).map { case (c, e) => when (e) { c := c + 1.U } } 787 788// ExcitingUtils.addSource(WireInit(true.B), "perfCntCondMcycle", ConnectionType.Perf) 789 perfCntList.foreach { 790 case (_, (address, boringId)) => 791 if(hasPerfCnt){ 792 ExcitingUtils.addSink(perfCntCond(address & 0x7f), boringId, ConnectionType.Perf) 793 } 794// if (!hasPerfCnt) { 795// // do not enable perfcnts except for Mcycle and Minstret 796// if (address != perfCntList("Mcycle")._1 && address != perfCntList("Minstret")._1) { 797// perfCntCond(address & 0x7f) := false.B 798// } 799// } 800 } 801 802 val xstrap = WireInit(false.B) 803 if(!env.FPGAPlatform && EnableBPU){ 804 ExcitingUtils.addSink(xstrap, "XSTRAP", ConnectionType.Debug) 805 } 806 def readWithScala(addr: Int): UInt = mapping(addr)._1 807 808 if (!env.FPGAPlatform) { 809 810 // display all perfcnt when nooptrap is executed 811 when (xstrap) { 812 printf("======== PerfCnt =========\n") 813 perfCntList.toSeq.sortBy(_._2._1).foreach { case (str, (address, boringId)) => 814 printf("%d <- " + str + "\n", readWithScala(address)) 815 } 816 } 817 818 // for differential testing 819// BoringUtils.addSource(RegNext(priviledgeMode), "difftestMode") 820// BoringUtils.addSource(RegNext(mstatus), "difftestMstatus") 821// BoringUtils.addSource(RegNext(mstatus & sstatusRmask), "difftestSstatus") 822// BoringUtils.addSource(RegNext(mepc), "difftestMepc") 823// BoringUtils.addSource(RegNext(sepc), "difftestSepc") 824// BoringUtils.addSource(RegNext(mcause), "difftestMcause") 825// BoringUtils.addSource(RegNext(scause), "difftestScause") 826 BoringUtils.addSource(priviledgeMode, "difftestMode") 827 BoringUtils.addSource(mstatus, "difftestMstatus") 828 BoringUtils.addSource(mstatus & sstatusRmask, "difftestSstatus") 829 BoringUtils.addSource(mepc, "difftestMepc") 830 BoringUtils.addSource(sepc, "difftestSepc") 831 BoringUtils.addSource(mcause, "difftestMcause") 832 BoringUtils.addSource(scause, "difftestScause") 833 } else { 834// BoringUtils.addSource(readWithScala(perfCntList("Minstret")._1), "ilaInstrCnt") 835 } 836} 837